ddr.c 4.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Based on corenet_ds ddr code
  4. */
  5. #include <common.h>
  6. #include <i2c.h>
  7. #include <hwconfig.h>
  8. #include <asm/mmu.h>
  9. #include <fsl_ddr_sdram.h>
  10. #include <fsl_ddr_dimm_params.h>
  11. #include <asm/fsl_law.h>
  12. DECLARE_GLOBAL_DATA_PTR;
  13. struct board_specific_parameters {
  14. u32 n_ranks;
  15. u32 datarate_mhz_high;
  16. u32 clk_adjust;
  17. u32 wrlvl_start;
  18. u32 cpo;
  19. u32 write_data_delay;
  20. u32 force_2t;
  21. };
  22. /*
  23. * This table contains all valid speeds we want to override with board
  24. * specific parameters. datarate_mhz_high values need to be in ascending order
  25. * for each n_ranks group.
  26. */
  27. static const struct board_specific_parameters udimm0[] = {
  28. /*
  29. * memory controller 0
  30. * num| hi| clk| wrlvl | cpo |wrdata|2T
  31. * ranks| mhz|adjst| start | |delay |
  32. */
  33. {4, 850, 4, 6, 0xff, 2, 0},
  34. {4, 950, 5, 7, 0xff, 2, 0},
  35. {4, 1050, 5, 8, 0xff, 2, 0},
  36. {4, 1250, 5, 10, 0xff, 2, 0},
  37. {4, 1350, 5, 11, 0xff, 2, 0},
  38. {4, 1666, 5, 12, 0xff, 2, 0},
  39. {2, 850, 5, 6, 0xff, 2, 0},
  40. {2, 1050, 5, 7, 0xff, 2, 0},
  41. {2, 1250, 4, 6, 0xff, 2, 0},
  42. {2, 1350, 5, 7, 0xff, 2, 0},
  43. {2, 1666, 5, 8, 0xff, 2, 0},
  44. {1, 1250, 4, 6, 0xff, 2, 0},
  45. {1, 1335, 4, 7, 0xff, 2, 0},
  46. {1, 1666, 4, 8, 0xff, 2, 0},
  47. {}
  48. };
  49. /*
  50. * The two slots have slightly different timing. The center values are good
  51. * for both slots. We use identical speed tables for them. In future use, if
  52. * DIMMs have fewer center values that require two separated tables, copy the
  53. * udimm0 table to udimm1 and make changes to clk_adjust and wrlvl_start.
  54. */
  55. static const struct board_specific_parameters *udimms[] = {
  56. udimm0,
  57. udimm0,
  58. };
  59. static const struct board_specific_parameters rdimm0[] = {
  60. /*
  61. * memory controller 0
  62. * num| hi| clk| wrlvl | cpo |wrdata|2T
  63. * ranks| mhz|adjst| start | |delay |
  64. */
  65. {4, 850, 4, 6, 0xff, 2, 0},
  66. {4, 950, 5, 7, 0xff, 2, 0},
  67. {4, 1050, 5, 8, 0xff, 2, 0},
  68. {4, 1250, 5, 10, 0xff, 2, 0},
  69. {4, 1350, 5, 11, 0xff, 2, 0},
  70. {4, 1666, 5, 12, 0xff, 2, 0},
  71. {2, 850, 4, 6, 0xff, 2, 0},
  72. {2, 1050, 4, 7, 0xff, 2, 0},
  73. {2, 1666, 4, 8, 0xff, 2, 0},
  74. {1, 850, 4, 5, 0xff, 2, 0},
  75. {1, 950, 4, 7, 0xff, 2, 0},
  76. {1, 1666, 4, 8, 0xff, 2, 0},
  77. {}
  78. };
  79. /*
  80. * The two slots have slightly different timing. See comments above.
  81. */
  82. static const struct board_specific_parameters *rdimms[] = {
  83. rdimm0,
  84. rdimm0,
  85. };
  86. void fsl_ddr_board_options(memctl_options_t *popts,
  87. dimm_params_t *pdimm,
  88. unsigned int ctrl_num)
  89. {
  90. const struct board_specific_parameters *pbsp, *pbsp_highest = NULL;
  91. ulong ddr_freq;
  92. if (ctrl_num > 1) {
  93. printf("Wrong parameter for controller number %d", ctrl_num);
  94. return;
  95. }
  96. if (!pdimm->n_ranks)
  97. return;
  98. if (popts->registered_dimm_en)
  99. pbsp = rdimms[ctrl_num];
  100. else
  101. pbsp = udimms[ctrl_num];
  102. /* Get clk_adjust, cpo, write_data_delay,2T, according to the board ddr
  103. * freqency and n_banks specified in board_specific_parameters table.
  104. */
  105. ddr_freq = get_ddr_freq(0) / 1000000;
  106. while (pbsp->datarate_mhz_high) {
  107. if (pbsp->n_ranks == pdimm->n_ranks) {
  108. if (ddr_freq <= pbsp->datarate_mhz_high) {
  109. popts->cpo_override = pbsp->cpo;
  110. popts->write_data_delay =
  111. pbsp->write_data_delay;
  112. popts->clk_adjust = pbsp->clk_adjust;
  113. popts->wrlvl_start = pbsp->wrlvl_start;
  114. popts->twot_en = pbsp->force_2t;
  115. goto found;
  116. }
  117. pbsp_highest = pbsp;
  118. }
  119. pbsp++;
  120. }
  121. if (pbsp_highest) {
  122. printf("Error: board specific timing not found for data rate %lu MT/s!\nTrying to use the highest speed (%u) parameters\n",
  123. ddr_freq, pbsp_highest->datarate_mhz_high);
  124. popts->cpo_override = pbsp_highest->cpo;
  125. popts->write_data_delay = pbsp_highest->write_data_delay;
  126. popts->clk_adjust = pbsp_highest->clk_adjust;
  127. popts->wrlvl_start = pbsp_highest->wrlvl_start;
  128. popts->twot_en = pbsp_highest->force_2t;
  129. } else {
  130. panic("DIMM is not supported by this board");
  131. }
  132. found:
  133. /*
  134. * Factors to consider for half-strength driver enable:
  135. * - number of DIMMs installed
  136. */
  137. popts->half_strength_driver_enable = 0;
  138. /*
  139. * Write leveling override
  140. */
  141. popts->wrlvl_override = 1;
  142. popts->wrlvl_sample = 0xf;
  143. /*
  144. * Rtt and Rtt_WR override
  145. */
  146. popts->rtt_override = 0;
  147. /* Enable ZQ calibration */
  148. popts->zq_en = 1;
  149. /* DHC_EN =1, ODT = 60 Ohm */
  150. popts->ddr_cdr1 = DDR_CDR1_DHC_EN;
  151. }
  152. int dram_init(void)
  153. {
  154. phys_size_t dram_size;
  155. puts("Initializing....");
  156. if (!fsl_use_spd())
  157. panic("Cyrus only supports using SPD for DRAM\n");
  158. puts("using SPD\n");
  159. dram_size = fsl_ddr_sdram();
  160. dram_size = setup_ddr_tlbs(dram_size / 0x100000);
  161. dram_size *= 0x100000;
  162. debug(" DDR: ");
  163. gd->ram_size = dram_size;
  164. return 0;
  165. }