fsl_ddr_gen4.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312
  1. /*
  2. * Copyright 2014 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #include <common.h>
  7. #include <asm/io.h>
  8. #include <fsl_ddr_sdram.h>
  9. #include <asm/processor.h>
  10. #include <fsl_immap.h>
  11. #include <fsl_ddr.h>
  12. #if (CONFIG_CHIP_SELECTS_PER_CTRL > 4)
  13. #error Invalid setting for CONFIG_CHIP_SELECTS_PER_CTRL
  14. #endif
  15. /*
  16. * regs has the to-be-set values for DDR controller registers
  17. * ctrl_num is the DDR controller number
  18. * step: 0 goes through the initialization in one pass
  19. * 1 sets registers and returns before enabling controller
  20. * 2 resumes from step 1 and continues to initialize
  21. * Dividing the initialization to two steps to deassert DDR reset signal
  22. * to comply with JEDEC specs for RDIMMs.
  23. */
  24. void fsl_ddr_set_memctl_regs(const fsl_ddr_cfg_regs_t *regs,
  25. unsigned int ctrl_num, int step)
  26. {
  27. unsigned int i, bus_width;
  28. struct ccsr_ddr __iomem *ddr;
  29. u32 temp_sdram_cfg;
  30. u32 total_gb_size_per_controller;
  31. int timeout;
  32. #if defined(CONFIG_SYS_FSL_ERRATUM_A008336) || \
  33. defined(CONFIG_SYS_FSL_ERRATUM_A008514)
  34. u32 *eddrtqcr1;
  35. #endif
  36. switch (ctrl_num) {
  37. case 0:
  38. ddr = (void *)CONFIG_SYS_FSL_DDR_ADDR;
  39. #if defined(CONFIG_SYS_FSL_ERRATUM_A008336) || \
  40. defined(CONFIG_SYS_FSL_ERRATUM_A008514)
  41. eddrtqcr1 = (void *)CONFIG_SYS_FSL_DCSR_DDR_ADDR + 0x800;
  42. #endif
  43. break;
  44. #if defined(CONFIG_SYS_FSL_DDR2_ADDR) && (CONFIG_NUM_DDR_CONTROLLERS > 1)
  45. case 1:
  46. ddr = (void *)CONFIG_SYS_FSL_DDR2_ADDR;
  47. #if defined(CONFIG_SYS_FSL_ERRATUM_A008336) || \
  48. defined(CONFIG_SYS_FSL_ERRATUM_A008514)
  49. eddrtqcr1 = (void *)CONFIG_SYS_FSL_DCSR_DDR2_ADDR + 0x800;
  50. #endif
  51. break;
  52. #endif
  53. #if defined(CONFIG_SYS_FSL_DDR3_ADDR) && (CONFIG_NUM_DDR_CONTROLLERS > 2)
  54. case 2:
  55. ddr = (void *)CONFIG_SYS_FSL_DDR3_ADDR;
  56. #if defined(CONFIG_SYS_FSL_ERRATUM_A008336) || \
  57. defined(CONFIG_SYS_FSL_ERRATUM_A008514)
  58. eddrtqcr1 = (void *)CONFIG_SYS_FSL_DCSR_DDR3_ADDR + 0x800;
  59. #endif
  60. break;
  61. #endif
  62. #if defined(CONFIG_SYS_FSL_DDR4_ADDR) && (CONFIG_NUM_DDR_CONTROLLERS > 3)
  63. case 3:
  64. ddr = (void *)CONFIG_SYS_FSL_DDR4_ADDR;
  65. #if defined(CONFIG_SYS_FSL_ERRATUM_A008336) || \
  66. defined(CONFIG_SYS_FSL_ERRATUM_A008514)
  67. eddrtqcr1 = (void *)CONFIG_SYS_FSL_DCSR_DDR4_ADDR + 0x800;
  68. #endif
  69. break;
  70. #endif
  71. default:
  72. printf("%s unexpected ctrl_num = %u\n", __func__, ctrl_num);
  73. return;
  74. }
  75. if (step == 2)
  76. goto step2;
  77. #ifdef CONFIG_SYS_FSL_ERRATUM_A008336
  78. #ifdef CONFIG_LS2085A
  79. /* A008336 only applies to general DDR controllers */
  80. if ((ctrl_num == 0) || (ctrl_num == 1))
  81. #endif
  82. ddr_out32(eddrtqcr1, 0x63b30002);
  83. #endif
  84. #ifdef CONFIG_SYS_FSL_ERRATUM_A008514
  85. #ifdef CONFIG_LS2085A
  86. /* A008514 only applies to DP-DDR controler */
  87. if (ctrl_num == 2)
  88. #endif
  89. ddr_out32(eddrtqcr1, 0x63b20002);
  90. #endif
  91. if (regs->ddr_eor)
  92. ddr_out32(&ddr->eor, regs->ddr_eor);
  93. ddr_out32(&ddr->sdram_clk_cntl, regs->ddr_sdram_clk_cntl);
  94. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  95. if (i == 0) {
  96. ddr_out32(&ddr->cs0_bnds, regs->cs[i].bnds);
  97. ddr_out32(&ddr->cs0_config, regs->cs[i].config);
  98. ddr_out32(&ddr->cs0_config_2, regs->cs[i].config_2);
  99. } else if (i == 1) {
  100. ddr_out32(&ddr->cs1_bnds, regs->cs[i].bnds);
  101. ddr_out32(&ddr->cs1_config, regs->cs[i].config);
  102. ddr_out32(&ddr->cs1_config_2, regs->cs[i].config_2);
  103. } else if (i == 2) {
  104. ddr_out32(&ddr->cs2_bnds, regs->cs[i].bnds);
  105. ddr_out32(&ddr->cs2_config, regs->cs[i].config);
  106. ddr_out32(&ddr->cs2_config_2, regs->cs[i].config_2);
  107. } else if (i == 3) {
  108. ddr_out32(&ddr->cs3_bnds, regs->cs[i].bnds);
  109. ddr_out32(&ddr->cs3_config, regs->cs[i].config);
  110. ddr_out32(&ddr->cs3_config_2, regs->cs[i].config_2);
  111. }
  112. }
  113. ddr_out32(&ddr->timing_cfg_3, regs->timing_cfg_3);
  114. ddr_out32(&ddr->timing_cfg_0, regs->timing_cfg_0);
  115. ddr_out32(&ddr->timing_cfg_1, regs->timing_cfg_1);
  116. ddr_out32(&ddr->timing_cfg_2, regs->timing_cfg_2);
  117. ddr_out32(&ddr->timing_cfg_4, regs->timing_cfg_4);
  118. ddr_out32(&ddr->timing_cfg_5, regs->timing_cfg_5);
  119. ddr_out32(&ddr->timing_cfg_6, regs->timing_cfg_6);
  120. ddr_out32(&ddr->timing_cfg_7, regs->timing_cfg_7);
  121. ddr_out32(&ddr->timing_cfg_8, regs->timing_cfg_8);
  122. ddr_out32(&ddr->timing_cfg_9, regs->timing_cfg_9);
  123. ddr_out32(&ddr->ddr_zq_cntl, regs->ddr_zq_cntl);
  124. ddr_out32(&ddr->dq_map_0, regs->dq_map_0);
  125. ddr_out32(&ddr->dq_map_1, regs->dq_map_1);
  126. ddr_out32(&ddr->dq_map_2, regs->dq_map_2);
  127. ddr_out32(&ddr->dq_map_3, regs->dq_map_3);
  128. ddr_out32(&ddr->sdram_cfg_3, regs->ddr_sdram_cfg_3);
  129. ddr_out32(&ddr->sdram_mode, regs->ddr_sdram_mode);
  130. ddr_out32(&ddr->sdram_mode_2, regs->ddr_sdram_mode_2);
  131. ddr_out32(&ddr->sdram_mode_3, regs->ddr_sdram_mode_3);
  132. ddr_out32(&ddr->sdram_mode_4, regs->ddr_sdram_mode_4);
  133. ddr_out32(&ddr->sdram_mode_5, regs->ddr_sdram_mode_5);
  134. ddr_out32(&ddr->sdram_mode_6, regs->ddr_sdram_mode_6);
  135. ddr_out32(&ddr->sdram_mode_7, regs->ddr_sdram_mode_7);
  136. ddr_out32(&ddr->sdram_mode_8, regs->ddr_sdram_mode_8);
  137. ddr_out32(&ddr->sdram_mode_9, regs->ddr_sdram_mode_9);
  138. ddr_out32(&ddr->sdram_mode_10, regs->ddr_sdram_mode_10);
  139. ddr_out32(&ddr->sdram_mode_11, regs->ddr_sdram_mode_11);
  140. ddr_out32(&ddr->sdram_mode_12, regs->ddr_sdram_mode_12);
  141. ddr_out32(&ddr->sdram_mode_13, regs->ddr_sdram_mode_13);
  142. ddr_out32(&ddr->sdram_mode_14, regs->ddr_sdram_mode_14);
  143. ddr_out32(&ddr->sdram_mode_15, regs->ddr_sdram_mode_15);
  144. ddr_out32(&ddr->sdram_mode_16, regs->ddr_sdram_mode_16);
  145. ddr_out32(&ddr->sdram_md_cntl, regs->ddr_sdram_md_cntl);
  146. ddr_out32(&ddr->sdram_interval, regs->ddr_sdram_interval);
  147. ddr_out32(&ddr->sdram_data_init, regs->ddr_data_init);
  148. ddr_out32(&ddr->ddr_wrlvl_cntl, regs->ddr_wrlvl_cntl);
  149. #ifndef CONFIG_SYS_FSL_DDR_EMU
  150. /*
  151. * Skip these two registers if running on emulator
  152. * because emulator doesn't have skew between bytes.
  153. */
  154. if (regs->ddr_wrlvl_cntl_2)
  155. ddr_out32(&ddr->ddr_wrlvl_cntl_2, regs->ddr_wrlvl_cntl_2);
  156. if (regs->ddr_wrlvl_cntl_3)
  157. ddr_out32(&ddr->ddr_wrlvl_cntl_3, regs->ddr_wrlvl_cntl_3);
  158. #endif
  159. ddr_out32(&ddr->ddr_sr_cntr, regs->ddr_sr_cntr);
  160. ddr_out32(&ddr->ddr_sdram_rcw_1, regs->ddr_sdram_rcw_1);
  161. ddr_out32(&ddr->ddr_sdram_rcw_2, regs->ddr_sdram_rcw_2);
  162. ddr_out32(&ddr->ddr_sdram_rcw_3, regs->ddr_sdram_rcw_3);
  163. ddr_out32(&ddr->ddr_sdram_rcw_4, regs->ddr_sdram_rcw_4);
  164. ddr_out32(&ddr->ddr_sdram_rcw_5, regs->ddr_sdram_rcw_5);
  165. ddr_out32(&ddr->ddr_sdram_rcw_6, regs->ddr_sdram_rcw_6);
  166. ddr_out32(&ddr->ddr_cdr1, regs->ddr_cdr1);
  167. #ifdef CONFIG_DEEP_SLEEP
  168. if (is_warm_boot()) {
  169. ddr_out32(&ddr->sdram_cfg_2,
  170. regs->ddr_sdram_cfg_2 & ~SDRAM_CFG2_D_INIT);
  171. ddr_out32(&ddr->init_addr, CONFIG_SYS_SDRAM_BASE);
  172. ddr_out32(&ddr->init_ext_addr, DDR_INIT_ADDR_EXT_UIA);
  173. /* DRAM VRef will not be trained */
  174. ddr_out32(&ddr->ddr_cdr2,
  175. regs->ddr_cdr2 & ~DDR_CDR2_VREF_TRAIN_EN);
  176. } else
  177. #endif
  178. {
  179. ddr_out32(&ddr->sdram_cfg_2, regs->ddr_sdram_cfg_2);
  180. ddr_out32(&ddr->init_addr, regs->ddr_init_addr);
  181. ddr_out32(&ddr->init_ext_addr, regs->ddr_init_ext_addr);
  182. ddr_out32(&ddr->ddr_cdr2, regs->ddr_cdr2);
  183. }
  184. ddr_out32(&ddr->err_disable, regs->err_disable);
  185. ddr_out32(&ddr->err_int_en, regs->err_int_en);
  186. for (i = 0; i < 32; i++) {
  187. if (regs->debug[i]) {
  188. debug("Write to debug_%d as %08x\n",
  189. i+1, regs->debug[i]);
  190. ddr_out32(&ddr->debug[i], regs->debug[i]);
  191. }
  192. }
  193. #ifdef CONFIG_SYS_FSL_ERRATUM_A008378
  194. /* Erratum applies when accumulated ECC is used, or DBI is enabled */
  195. #define IS_ACC_ECC_EN(v) ((v) & 0x4)
  196. #define IS_DBI(v) ((((v) >> 12) & 0x3) == 0x2)
  197. if (IS_ACC_ECC_EN(regs->ddr_sdram_cfg) ||
  198. IS_DBI(regs->ddr_sdram_cfg_3))
  199. ddr_setbits32(ddr->debug[28], 0x9 << 20);
  200. #endif
  201. /*
  202. * For RDIMMs, JEDEC spec requires clocks to be stable before reset is
  203. * deasserted. Clocks start when any chip select is enabled and clock
  204. * control register is set. Because all DDR components are connected to
  205. * one reset signal, this needs to be done in two steps. Step 1 is to
  206. * get the clocks started. Step 2 resumes after reset signal is
  207. * deasserted.
  208. */
  209. if (step == 1) {
  210. udelay(200);
  211. return;
  212. }
  213. step2:
  214. /* Set, but do not enable the memory */
  215. temp_sdram_cfg = regs->ddr_sdram_cfg;
  216. temp_sdram_cfg &= ~(SDRAM_CFG_MEM_EN);
  217. ddr_out32(&ddr->sdram_cfg, temp_sdram_cfg);
  218. /*
  219. * 500 painful micro-seconds must elapse between
  220. * the DDR clock setup and the DDR config enable.
  221. * DDR2 need 200 us, and DDR3 need 500 us from spec,
  222. * we choose the max, that is 500 us for all of case.
  223. */
  224. udelay(500);
  225. mb();
  226. isb();
  227. #ifdef CONFIG_DEEP_SLEEP
  228. if (is_warm_boot()) {
  229. /* enter self-refresh */
  230. temp_sdram_cfg = ddr_in32(&ddr->sdram_cfg_2);
  231. temp_sdram_cfg |= SDRAM_CFG2_FRC_SR;
  232. ddr_out32(&ddr->sdram_cfg_2, temp_sdram_cfg);
  233. /* do board specific memory setup */
  234. board_mem_sleep_setup();
  235. temp_sdram_cfg = (ddr_in32(&ddr->sdram_cfg) | SDRAM_CFG_BI);
  236. } else
  237. #endif
  238. temp_sdram_cfg = ddr_in32(&ddr->sdram_cfg) & ~SDRAM_CFG_BI;
  239. /* Let the controller go */
  240. ddr_out32(&ddr->sdram_cfg, temp_sdram_cfg | SDRAM_CFG_MEM_EN);
  241. mb();
  242. isb();
  243. total_gb_size_per_controller = 0;
  244. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  245. if (!(regs->cs[i].config & 0x80000000))
  246. continue;
  247. total_gb_size_per_controller += 1 << (
  248. ((regs->cs[i].config >> 14) & 0x3) + 2 +
  249. ((regs->cs[i].config >> 8) & 0x7) + 12 +
  250. ((regs->cs[i].config >> 4) & 0x3) + 0 +
  251. ((regs->cs[i].config >> 0) & 0x7) + 8 +
  252. 3 - ((regs->ddr_sdram_cfg >> 19) & 0x3) -
  253. 26); /* minus 26 (count of 64M) */
  254. }
  255. if (fsl_ddr_get_intl3r() & 0x80000000) /* 3-way interleaving */
  256. total_gb_size_per_controller *= 3;
  257. else if (regs->cs[0].config & 0x20000000) /* 2-way interleaving */
  258. total_gb_size_per_controller <<= 1;
  259. /*
  260. * total memory / bus width = transactions needed
  261. * transactions needed / data rate = seconds
  262. * to add plenty of buffer, double the time
  263. * For example, 2GB on 666MT/s 64-bit bus takes about 402ms
  264. * Let's wait for 800ms
  265. */
  266. bus_width = 3 - ((ddr_in32(&ddr->sdram_cfg) & SDRAM_CFG_DBW_MASK)
  267. >> SDRAM_CFG_DBW_SHIFT);
  268. timeout = ((total_gb_size_per_controller << (6 - bus_width)) * 100 /
  269. (get_ddr_freq(0) >> 20)) << 2;
  270. total_gb_size_per_controller >>= 4; /* shift down to gb size */
  271. debug("total %d GB\n", total_gb_size_per_controller);
  272. debug("Need to wait up to %d * 10ms\n", timeout);
  273. /* Poll DDR_SDRAM_CFG_2[D_INIT] bit until auto-data init is done. */
  274. while ((ddr_in32(&ddr->sdram_cfg_2) & SDRAM_CFG2_D_INIT) &&
  275. (timeout >= 0)) {
  276. udelay(10000); /* throttle polling rate */
  277. timeout--;
  278. }
  279. if (timeout <= 0)
  280. printf("Waiting for D_INIT timeout. Memory may not work.\n");
  281. #ifdef CONFIG_DEEP_SLEEP
  282. if (is_warm_boot()) {
  283. /* exit self-refresh */
  284. temp_sdram_cfg = ddr_in32(&ddr->sdram_cfg_2);
  285. temp_sdram_cfg &= ~SDRAM_CFG2_FRC_SR;
  286. ddr_out32(&ddr->sdram_cfg_2, temp_sdram_cfg);
  287. }
  288. #endif
  289. }