eth_t102xrdb.c 2.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100
  1. /*
  2. * Copyright 2014 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #include <common.h>
  7. #include <command.h>
  8. #include <netdev.h>
  9. #include <asm/mmu.h>
  10. #include <asm/processor.h>
  11. #include <asm/immap_85xx.h>
  12. #include <asm/fsl_law.h>
  13. #include <asm/fsl_serdes.h>
  14. #include <asm/fsl_portals.h>
  15. #include <asm/fsl_liodn.h>
  16. #include <malloc.h>
  17. #include <fm_eth.h>
  18. #include <fsl_mdio.h>
  19. #include <miiphy.h>
  20. #include <phy.h>
  21. #include <asm/fsl_dtsec.h>
  22. #include <asm/fsl_serdes.h>
  23. int board_eth_init(bd_t *bis)
  24. {
  25. #if defined(CONFIG_FMAN_ENET)
  26. int i, interface;
  27. struct memac_mdio_info dtsec_mdio_info;
  28. struct memac_mdio_info tgec_mdio_info;
  29. struct mii_dev *dev;
  30. ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  31. u32 srds_s1;
  32. srds_s1 = in_be32(&gur->rcwsr[4]) &
  33. FSL_CORENET2_RCWSR4_SRDS1_PRTCL;
  34. srds_s1 >>= FSL_CORENET2_RCWSR4_SRDS1_PRTCL_SHIFT;
  35. dtsec_mdio_info.regs =
  36. (struct memac_mdio_controller *)CONFIG_SYS_FM1_DTSEC_MDIO_ADDR;
  37. dtsec_mdio_info.name = DEFAULT_FM_MDIO_NAME;
  38. /* Register the 1G MDIO bus */
  39. fm_memac_mdio_init(bis, &dtsec_mdio_info);
  40. tgec_mdio_info.regs =
  41. (struct memac_mdio_controller *)CONFIG_SYS_FM1_TGEC_MDIO_ADDR;
  42. tgec_mdio_info.name = DEFAULT_FM_TGEC_MDIO_NAME;
  43. /* Register the 10G MDIO bus */
  44. fm_memac_mdio_init(bis, &tgec_mdio_info);
  45. /* Set the two on-board RGMII PHY address */
  46. fm_info_set_phy_address(FM1_DTSEC3, RGMII_PHY2_ADDR);
  47. fm_info_set_phy_address(FM1_DTSEC4, RGMII_PHY1_ADDR);
  48. switch (srds_s1) {
  49. case 0x95:
  50. /* 10G XFI with Aquantia PHY */
  51. fm_info_set_phy_address(FM1_10GEC1, FM1_10GEC1_PHY_ADDR);
  52. break;
  53. default:
  54. printf("SerDes protocol 0x%x is not supported on T102xRDB\n",
  55. srds_s1);
  56. break;
  57. }
  58. for (i = FM1_DTSEC1; i < FM1_DTSEC1 + CONFIG_SYS_NUM_FM1_DTSEC; i++) {
  59. interface = fm_info_get_enet_if(i);
  60. switch (interface) {
  61. case PHY_INTERFACE_MODE_RGMII:
  62. dev = miiphy_get_dev_by_name(DEFAULT_FM_MDIO_NAME);
  63. fm_info_set_mdio(i, dev);
  64. break;
  65. default:
  66. break;
  67. }
  68. }
  69. for (i = FM1_10GEC1; i < FM1_10GEC1 + CONFIG_SYS_NUM_FM1_10GEC; i++) {
  70. switch (fm_info_get_enet_if(i)) {
  71. case PHY_INTERFACE_MODE_XGMII:
  72. dev = miiphy_get_dev_by_name(DEFAULT_FM_TGEC_MDIO_NAME);
  73. fm_info_set_mdio(i, dev);
  74. break;
  75. default:
  76. break;
  77. }
  78. }
  79. cpu_eth_init(bis);
  80. #endif /* CONFIG_FMAN_ENET */
  81. return pci_eth_init(bis);
  82. }
  83. void fdt_fixup_board_enet(void *fdt)
  84. {
  85. }