omap_hsmmc.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515
  1. /*
  2. * (C) Copyright 2008
  3. * Texas Instruments, <www.ti.com>
  4. * Sukumar Ghorai <s-ghorai@ti.com>
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation's version 2 of
  12. * the License.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #include <config.h>
  25. #include <common.h>
  26. #include <mmc.h>
  27. #include <part.h>
  28. #include <i2c.h>
  29. #include <twl4030.h>
  30. #include <twl6030.h>
  31. #include <asm/io.h>
  32. #include <asm/arch/mmc_host_def.h>
  33. #include <asm/arch/sys_proto.h>
  34. /* If we fail after 1 second wait, something is really bad */
  35. #define MAX_RETRY_MS 1000
  36. static int mmc_read_data(struct hsmmc *mmc_base, char *buf, unsigned int size);
  37. static int mmc_write_data(struct hsmmc *mmc_base, const char *buf,
  38. unsigned int siz);
  39. static struct mmc hsmmc_dev[2];
  40. #if defined(CONFIG_OMAP44XX) && defined(CONFIG_TWL6030_POWER)
  41. static void omap4_vmmc_pbias_config(struct mmc *mmc)
  42. {
  43. u32 value = 0;
  44. struct omap4_sys_ctrl_regs *const ctrl =
  45. (struct omap4_sys_ctrl_regs *)SYSCTRL_GENERAL_CORE_BASE;
  46. value = readl(&ctrl->control_pbiaslite);
  47. value &= ~(MMC1_PBIASLITE_PWRDNZ | MMC1_PWRDNZ);
  48. writel(value, &ctrl->control_pbiaslite);
  49. /* set VMMC to 3V */
  50. twl6030_power_mmc_init();
  51. value = readl(&ctrl->control_pbiaslite);
  52. value |= MMC1_PBIASLITE_VMODE | MMC1_PBIASLITE_PWRDNZ | MMC1_PWRDNZ;
  53. writel(value, &ctrl->control_pbiaslite);
  54. }
  55. #endif
  56. unsigned char mmc_board_init(struct mmc *mmc)
  57. {
  58. #if defined(CONFIG_TWL4030_POWER)
  59. twl4030_power_mmc_init();
  60. #endif
  61. #if defined(CONFIG_OMAP34XX)
  62. t2_t *t2_base = (t2_t *)T2_BASE;
  63. struct prcm *prcm_base = (struct prcm *)PRCM_BASE;
  64. writel(readl(&t2_base->pbias_lite) | PBIASLITEPWRDNZ1 |
  65. PBIASSPEEDCTRL0 | PBIASLITEPWRDNZ0,
  66. &t2_base->pbias_lite);
  67. writel(readl(&t2_base->devconf0) | MMCSDIO1ADPCLKISEL,
  68. &t2_base->devconf0);
  69. writel(readl(&t2_base->devconf1) | MMCSDIO2ADPCLKISEL,
  70. &t2_base->devconf1);
  71. writel(readl(&prcm_base->fclken1_core) |
  72. EN_MMC1 | EN_MMC2 | EN_MMC3,
  73. &prcm_base->fclken1_core);
  74. writel(readl(&prcm_base->iclken1_core) |
  75. EN_MMC1 | EN_MMC2 | EN_MMC3,
  76. &prcm_base->iclken1_core);
  77. #endif
  78. #if defined(CONFIG_OMAP44XX) && defined(CONFIG_TWL6030_POWER)
  79. /* PBIAS config needed for MMC1 only */
  80. if (mmc->block_dev.dev == 0)
  81. omap4_vmmc_pbias_config(mmc);
  82. #endif
  83. return 0;
  84. }
  85. void mmc_init_stream(struct hsmmc *mmc_base)
  86. {
  87. ulong start;
  88. writel(readl(&mmc_base->con) | INIT_INITSTREAM, &mmc_base->con);
  89. writel(MMC_CMD0, &mmc_base->cmd);
  90. start = get_timer(0);
  91. while (!(readl(&mmc_base->stat) & CC_MASK)) {
  92. if (get_timer(0) - start > MAX_RETRY_MS) {
  93. printf("%s: timedout waiting for cc!\n", __func__);
  94. return;
  95. }
  96. }
  97. writel(CC_MASK, &mmc_base->stat)
  98. ;
  99. writel(MMC_CMD0, &mmc_base->cmd)
  100. ;
  101. start = get_timer(0);
  102. while (!(readl(&mmc_base->stat) & CC_MASK)) {
  103. if (get_timer(0) - start > MAX_RETRY_MS) {
  104. printf("%s: timedout waiting for cc2!\n", __func__);
  105. return;
  106. }
  107. }
  108. writel(readl(&mmc_base->con) & ~INIT_INITSTREAM, &mmc_base->con);
  109. }
  110. static int mmc_init_setup(struct mmc *mmc)
  111. {
  112. struct hsmmc *mmc_base = (struct hsmmc *)mmc->priv;
  113. unsigned int reg_val;
  114. unsigned int dsor;
  115. ulong start;
  116. mmc_board_init(mmc);
  117. writel(readl(&mmc_base->sysconfig) | MMC_SOFTRESET,
  118. &mmc_base->sysconfig);
  119. start = get_timer(0);
  120. while ((readl(&mmc_base->sysstatus) & RESETDONE) == 0) {
  121. if (get_timer(0) - start > MAX_RETRY_MS) {
  122. printf("%s: timedout waiting for cc2!\n", __func__);
  123. return TIMEOUT;
  124. }
  125. }
  126. writel(readl(&mmc_base->sysctl) | SOFTRESETALL, &mmc_base->sysctl);
  127. start = get_timer(0);
  128. while ((readl(&mmc_base->sysctl) & SOFTRESETALL) != 0x0) {
  129. if (get_timer(0) - start > MAX_RETRY_MS) {
  130. printf("%s: timedout waiting for softresetall!\n",
  131. __func__);
  132. return TIMEOUT;
  133. }
  134. }
  135. writel(DTW_1_BITMODE | SDBP_PWROFF | SDVS_3V0, &mmc_base->hctl);
  136. writel(readl(&mmc_base->capa) | VS30_3V0SUP | VS18_1V8SUP,
  137. &mmc_base->capa);
  138. reg_val = readl(&mmc_base->con) & RESERVED_MASK;
  139. writel(CTPL_MMC_SD | reg_val | WPP_ACTIVEHIGH | CDP_ACTIVEHIGH |
  140. MIT_CTO | DW8_1_4BITMODE | MODE_FUNC | STR_BLOCK |
  141. HR_NOHOSTRESP | INIT_NOINIT | NOOPENDRAIN, &mmc_base->con);
  142. dsor = 240;
  143. mmc_reg_out(&mmc_base->sysctl, (ICE_MASK | DTO_MASK | CEN_MASK),
  144. (ICE_STOP | DTO_15THDTO | CEN_DISABLE));
  145. mmc_reg_out(&mmc_base->sysctl, ICE_MASK | CLKD_MASK,
  146. (dsor << CLKD_OFFSET) | ICE_OSCILLATE);
  147. start = get_timer(0);
  148. while ((readl(&mmc_base->sysctl) & ICS_MASK) == ICS_NOTREADY) {
  149. if (get_timer(0) - start > MAX_RETRY_MS) {
  150. printf("%s: timedout waiting for ics!\n", __func__);
  151. return TIMEOUT;
  152. }
  153. }
  154. writel(readl(&mmc_base->sysctl) | CEN_ENABLE, &mmc_base->sysctl);
  155. writel(readl(&mmc_base->hctl) | SDBP_PWRON, &mmc_base->hctl);
  156. writel(IE_BADA | IE_CERR | IE_DEB | IE_DCRC | IE_DTO | IE_CIE |
  157. IE_CEB | IE_CCRC | IE_CTO | IE_BRR | IE_BWR | IE_TC | IE_CC,
  158. &mmc_base->ie);
  159. mmc_init_stream(mmc_base);
  160. return 0;
  161. }
  162. static int mmc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd,
  163. struct mmc_data *data)
  164. {
  165. struct hsmmc *mmc_base = (struct hsmmc *)mmc->priv;
  166. unsigned int flags, mmc_stat;
  167. ulong start;
  168. start = get_timer(0);
  169. while ((readl(&mmc_base->pstate) & DATI_MASK) == DATI_CMDDIS) {
  170. if (get_timer(0) - start > MAX_RETRY_MS) {
  171. printf("%s: timedout waiting for cmddis!\n", __func__);
  172. return TIMEOUT;
  173. }
  174. }
  175. writel(0xFFFFFFFF, &mmc_base->stat);
  176. start = get_timer(0);
  177. while (readl(&mmc_base->stat)) {
  178. if (get_timer(0) - start > MAX_RETRY_MS) {
  179. printf("%s: timedout waiting for stat!\n", __func__);
  180. return TIMEOUT;
  181. }
  182. }
  183. /*
  184. * CMDREG
  185. * CMDIDX[13:8] : Command index
  186. * DATAPRNT[5] : Data Present Select
  187. * ENCMDIDX[4] : Command Index Check Enable
  188. * ENCMDCRC[3] : Command CRC Check Enable
  189. * RSPTYP[1:0]
  190. * 00 = No Response
  191. * 01 = Length 136
  192. * 10 = Length 48
  193. * 11 = Length 48 Check busy after response
  194. */
  195. /* Delay added before checking the status of frq change
  196. * retry not supported by mmc.c(core file)
  197. */
  198. if (cmd->cmdidx == SD_CMD_APP_SEND_SCR)
  199. udelay(50000); /* wait 50 ms */
  200. if (!(cmd->resp_type & MMC_RSP_PRESENT))
  201. flags = 0;
  202. else if (cmd->resp_type & MMC_RSP_136)
  203. flags = RSP_TYPE_LGHT136 | CICE_NOCHECK;
  204. else if (cmd->resp_type & MMC_RSP_BUSY)
  205. flags = RSP_TYPE_LGHT48B;
  206. else
  207. flags = RSP_TYPE_LGHT48;
  208. /* enable default flags */
  209. flags = flags | (CMD_TYPE_NORMAL | CICE_NOCHECK | CCCE_NOCHECK |
  210. MSBS_SGLEBLK | ACEN_DISABLE | BCE_DISABLE | DE_DISABLE);
  211. if (cmd->resp_type & MMC_RSP_CRC)
  212. flags |= CCCE_CHECK;
  213. if (cmd->resp_type & MMC_RSP_OPCODE)
  214. flags |= CICE_CHECK;
  215. if (data) {
  216. if ((cmd->cmdidx == MMC_CMD_READ_MULTIPLE_BLOCK) ||
  217. (cmd->cmdidx == MMC_CMD_WRITE_MULTIPLE_BLOCK)) {
  218. flags |= (MSBS_MULTIBLK | BCE_ENABLE);
  219. data->blocksize = 512;
  220. writel(data->blocksize | (data->blocks << 16),
  221. &mmc_base->blk);
  222. } else
  223. writel(data->blocksize | NBLK_STPCNT, &mmc_base->blk);
  224. if (data->flags & MMC_DATA_READ)
  225. flags |= (DP_DATA | DDIR_READ);
  226. else
  227. flags |= (DP_DATA | DDIR_WRITE);
  228. }
  229. writel(cmd->cmdarg, &mmc_base->arg);
  230. writel((cmd->cmdidx << 24) | flags, &mmc_base->cmd);
  231. start = get_timer(0);
  232. do {
  233. mmc_stat = readl(&mmc_base->stat);
  234. if (get_timer(0) - start > MAX_RETRY_MS) {
  235. printf("%s : timeout: No status update\n", __func__);
  236. return TIMEOUT;
  237. }
  238. } while (!mmc_stat);
  239. if ((mmc_stat & IE_CTO) != 0)
  240. return TIMEOUT;
  241. else if ((mmc_stat & ERRI_MASK) != 0)
  242. return -1;
  243. if (mmc_stat & CC_MASK) {
  244. writel(CC_MASK, &mmc_base->stat);
  245. if (cmd->resp_type & MMC_RSP_PRESENT) {
  246. if (cmd->resp_type & MMC_RSP_136) {
  247. /* response type 2 */
  248. cmd->response[3] = readl(&mmc_base->rsp10);
  249. cmd->response[2] = readl(&mmc_base->rsp32);
  250. cmd->response[1] = readl(&mmc_base->rsp54);
  251. cmd->response[0] = readl(&mmc_base->rsp76);
  252. } else
  253. /* response types 1, 1b, 3, 4, 5, 6 */
  254. cmd->response[0] = readl(&mmc_base->rsp10);
  255. }
  256. }
  257. if (data && (data->flags & MMC_DATA_READ)) {
  258. mmc_read_data(mmc_base, data->dest,
  259. data->blocksize * data->blocks);
  260. } else if (data && (data->flags & MMC_DATA_WRITE)) {
  261. mmc_write_data(mmc_base, data->src,
  262. data->blocksize * data->blocks);
  263. }
  264. return 0;
  265. }
  266. static int mmc_read_data(struct hsmmc *mmc_base, char *buf, unsigned int size)
  267. {
  268. unsigned int *output_buf = (unsigned int *)buf;
  269. unsigned int mmc_stat;
  270. unsigned int count;
  271. /*
  272. * Start Polled Read
  273. */
  274. count = (size > MMCSD_SECTOR_SIZE) ? MMCSD_SECTOR_SIZE : size;
  275. count /= 4;
  276. while (size) {
  277. ulong start = get_timer(0);
  278. do {
  279. mmc_stat = readl(&mmc_base->stat);
  280. if (get_timer(0) - start > MAX_RETRY_MS) {
  281. printf("%s: timedout waiting for status!\n",
  282. __func__);
  283. return TIMEOUT;
  284. }
  285. } while (mmc_stat == 0);
  286. if ((mmc_stat & ERRI_MASK) != 0)
  287. return 1;
  288. if (mmc_stat & BRR_MASK) {
  289. unsigned int k;
  290. writel(readl(&mmc_base->stat) | BRR_MASK,
  291. &mmc_base->stat);
  292. for (k = 0; k < count; k++) {
  293. *output_buf = readl(&mmc_base->data);
  294. output_buf++;
  295. }
  296. size -= (count*4);
  297. }
  298. if (mmc_stat & BWR_MASK)
  299. writel(readl(&mmc_base->stat) | BWR_MASK,
  300. &mmc_base->stat);
  301. if (mmc_stat & TC_MASK) {
  302. writel(readl(&mmc_base->stat) | TC_MASK,
  303. &mmc_base->stat);
  304. break;
  305. }
  306. }
  307. return 0;
  308. }
  309. static int mmc_write_data(struct hsmmc *mmc_base, const char *buf,
  310. unsigned int size)
  311. {
  312. unsigned int *input_buf = (unsigned int *)buf;
  313. unsigned int mmc_stat;
  314. unsigned int count;
  315. /*
  316. * Start Polled Read
  317. */
  318. count = (size > MMCSD_SECTOR_SIZE) ? MMCSD_SECTOR_SIZE : size;
  319. count /= 4;
  320. while (size) {
  321. ulong start = get_timer(0);
  322. do {
  323. mmc_stat = readl(&mmc_base->stat);
  324. if (get_timer(0) - start > MAX_RETRY_MS) {
  325. printf("%s: timedout waiting for status!\n",
  326. __func__);
  327. return TIMEOUT;
  328. }
  329. } while (mmc_stat == 0);
  330. if ((mmc_stat & ERRI_MASK) != 0)
  331. return 1;
  332. if (mmc_stat & BWR_MASK) {
  333. unsigned int k;
  334. writel(readl(&mmc_base->stat) | BWR_MASK,
  335. &mmc_base->stat);
  336. for (k = 0; k < count; k++) {
  337. writel(*input_buf, &mmc_base->data);
  338. input_buf++;
  339. }
  340. size -= (count*4);
  341. }
  342. if (mmc_stat & BRR_MASK)
  343. writel(readl(&mmc_base->stat) | BRR_MASK,
  344. &mmc_base->stat);
  345. if (mmc_stat & TC_MASK) {
  346. writel(readl(&mmc_base->stat) | TC_MASK,
  347. &mmc_base->stat);
  348. break;
  349. }
  350. }
  351. return 0;
  352. }
  353. static void mmc_set_ios(struct mmc *mmc)
  354. {
  355. struct hsmmc *mmc_base = (struct hsmmc *)mmc->priv;
  356. unsigned int dsor = 0;
  357. ulong start;
  358. /* configue bus width */
  359. switch (mmc->bus_width) {
  360. case 8:
  361. writel(readl(&mmc_base->con) | DTW_8_BITMODE,
  362. &mmc_base->con);
  363. break;
  364. case 4:
  365. writel(readl(&mmc_base->con) & ~DTW_8_BITMODE,
  366. &mmc_base->con);
  367. writel(readl(&mmc_base->hctl) | DTW_4_BITMODE,
  368. &mmc_base->hctl);
  369. break;
  370. case 1:
  371. default:
  372. writel(readl(&mmc_base->con) & ~DTW_8_BITMODE,
  373. &mmc_base->con);
  374. writel(readl(&mmc_base->hctl) & ~DTW_4_BITMODE,
  375. &mmc_base->hctl);
  376. break;
  377. }
  378. /* configure clock with 96Mhz system clock.
  379. */
  380. if (mmc->clock != 0) {
  381. dsor = (MMC_CLOCK_REFERENCE * 1000000 / mmc->clock);
  382. if ((MMC_CLOCK_REFERENCE * 1000000) / dsor > mmc->clock)
  383. dsor++;
  384. }
  385. mmc_reg_out(&mmc_base->sysctl, (ICE_MASK | DTO_MASK | CEN_MASK),
  386. (ICE_STOP | DTO_15THDTO | CEN_DISABLE));
  387. mmc_reg_out(&mmc_base->sysctl, ICE_MASK | CLKD_MASK,
  388. (dsor << CLKD_OFFSET) | ICE_OSCILLATE);
  389. start = get_timer(0);
  390. while ((readl(&mmc_base->sysctl) & ICS_MASK) == ICS_NOTREADY) {
  391. if (get_timer(0) - start > MAX_RETRY_MS) {
  392. printf("%s: timedout waiting for ics!\n", __func__);
  393. return;
  394. }
  395. }
  396. writel(readl(&mmc_base->sysctl) | CEN_ENABLE, &mmc_base->sysctl);
  397. }
  398. int omap_mmc_init(int dev_index)
  399. {
  400. struct mmc *mmc;
  401. mmc = &hsmmc_dev[dev_index];
  402. sprintf(mmc->name, "OMAP SD/MMC");
  403. mmc->send_cmd = mmc_send_cmd;
  404. mmc->set_ios = mmc_set_ios;
  405. mmc->init = mmc_init_setup;
  406. mmc->getcd = NULL;
  407. switch (dev_index) {
  408. case 0:
  409. mmc->priv = (struct hsmmc *)OMAP_HSMMC1_BASE;
  410. break;
  411. #ifdef OMAP_HSMMC2_BASE
  412. case 1:
  413. mmc->priv = (struct hsmmc *)OMAP_HSMMC2_BASE;
  414. break;
  415. #endif
  416. #ifdef OMAP_HSMMC3_BASE
  417. case 2:
  418. mmc->priv = (struct hsmmc *)OMAP_HSMMC3_BASE;
  419. break;
  420. #endif
  421. default:
  422. mmc->priv = (struct hsmmc *)OMAP_HSMMC1_BASE;
  423. return 1;
  424. }
  425. mmc->voltages = MMC_VDD_32_33 | MMC_VDD_33_34 | MMC_VDD_165_195;
  426. mmc->host_caps = MMC_MODE_4BIT | MMC_MODE_HS_52MHz | MMC_MODE_HS |
  427. MMC_MODE_HC;
  428. mmc->f_min = 400000;
  429. mmc->f_max = 52000000;
  430. mmc->b_max = 0;
  431. #if defined(CONFIG_OMAP34XX)
  432. /*
  433. * Silicon revs 2.1 and older do not support multiblock transfers.
  434. */
  435. if ((get_cpu_family() == CPU_OMAP34XX) && (get_cpu_rev() <= CPU_3XX_ES21))
  436. mmc->b_max = 1;
  437. #endif
  438. mmc_register(mmc);
  439. return 0;
  440. }