mvebu_a3700_spi.c 7.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297
  1. /*
  2. * Copyright (C) 2015 Marvell International Ltd.
  3. *
  4. * Copyright (C) 2016 Stefan Roese <sr@denx.de>
  5. *
  6. * SPDX-License-Identifier: GPL-2.0+
  7. */
  8. #include <common.h>
  9. #include <dm.h>
  10. #include <malloc.h>
  11. #include <spi.h>
  12. #include <wait_bit.h>
  13. #include <asm/io.h>
  14. DECLARE_GLOBAL_DATA_PTR;
  15. #define MVEBU_SPI_A3700_XFER_RDY BIT(1)
  16. #define MVEBU_SPI_A3700_FIFO_FLUSH BIT(9)
  17. #define MVEBU_SPI_A3700_BYTE_LEN BIT(5)
  18. #define MVEBU_SPI_A3700_CLK_PHA BIT(6)
  19. #define MVEBU_SPI_A3700_CLK_POL BIT(7)
  20. #define MVEBU_SPI_A3700_FIFO_EN BIT(17)
  21. #define MVEBU_SPI_A3700_SPI_EN_0 BIT(16)
  22. #define MVEBU_SPI_A3700_CLK_PRESCALE_BIT 0
  23. #define MVEBU_SPI_A3700_CLK_PRESCALE_MASK \
  24. (0x1f << MVEBU_SPI_A3700_CLK_PRESCALE_BIT)
  25. /* SPI registers */
  26. struct spi_reg {
  27. u32 ctrl; /* 0x10600 */
  28. u32 cfg; /* 0x10604 */
  29. u32 dout; /* 0x10608 */
  30. u32 din; /* 0x1060c */
  31. };
  32. struct mvebu_spi_platdata {
  33. struct spi_reg *spireg;
  34. unsigned int frequency;
  35. unsigned int clock;
  36. };
  37. static void spi_cs_activate(struct spi_reg *reg, int cs)
  38. {
  39. setbits_le32(&reg->ctrl, MVEBU_SPI_A3700_SPI_EN_0 << cs);
  40. }
  41. static void spi_cs_deactivate(struct spi_reg *reg, int cs)
  42. {
  43. clrbits_le32(&reg->ctrl, MVEBU_SPI_A3700_SPI_EN_0 << cs);
  44. }
  45. /**
  46. * spi_legacy_shift_byte() - triggers the real SPI transfer
  47. * @bytelen: Indicate how many bytes to transfer.
  48. * @dout: Buffer address of what to send.
  49. * @din: Buffer address of where to receive.
  50. *
  51. * This function triggers the real SPI transfer in legacy mode. It
  52. * will shift out char buffer from @dout, and shift in char buffer to
  53. * @din, if necessary.
  54. *
  55. * This function assumes that only one byte is shifted at one time.
  56. * However, it is not its responisbility to set the transfer type to
  57. * one-byte. Also, it does not guarantee that it will work if transfer
  58. * type becomes two-byte. See spi_set_legacy() for details.
  59. *
  60. * In legacy mode, simply write to the SPI_DOUT register will trigger
  61. * the transfer.
  62. *
  63. * If @dout == NULL, which means no actual data needs to be sent out,
  64. * then the function will shift out 0x00 in order to shift in data.
  65. * The XFER_RDY flag is checked every time before accessing SPI_DOUT
  66. * and SPI_DIN register.
  67. *
  68. * The number of transfers to be triggerred is decided by @bytelen.
  69. *
  70. * Return: 0 - cool
  71. * -ETIMEDOUT - XFER_RDY flag timeout
  72. */
  73. static int spi_legacy_shift_byte(struct spi_reg *reg, unsigned int bytelen,
  74. const void *dout, void *din)
  75. {
  76. const u8 *dout_8;
  77. u8 *din_8;
  78. int ret;
  79. /* Use 0x00 as dummy dout */
  80. const u8 dummy_dout = 0x0;
  81. u32 pending_dout = 0x0;
  82. /* dout_8: pointer of current dout */
  83. dout_8 = dout;
  84. /* din_8: pointer of current din */
  85. din_8 = din;
  86. while (bytelen) {
  87. ret = wait_for_bit_le32(&reg->ctrl,
  88. MVEBU_SPI_A3700_XFER_RDY,
  89. true,100, false);
  90. if (ret)
  91. return ret;
  92. if (dout)
  93. pending_dout = (u32)*dout_8;
  94. else
  95. pending_dout = (u32)dummy_dout;
  96. /* Trigger the xfer */
  97. writel(pending_dout, &reg->dout);
  98. if (din) {
  99. ret = wait_for_bit_le32(&reg->ctrl,
  100. MVEBU_SPI_A3700_XFER_RDY,
  101. true, 100, false);
  102. if (ret)
  103. return ret;
  104. /* Read what is transferred in */
  105. *din_8 = (u8)readl(&reg->din);
  106. }
  107. /* Don't increment the current pointer if NULL */
  108. if (dout)
  109. dout_8++;
  110. if (din)
  111. din_8++;
  112. bytelen--;
  113. }
  114. return 0;
  115. }
  116. static int mvebu_spi_xfer(struct udevice *dev, unsigned int bitlen,
  117. const void *dout, void *din, unsigned long flags)
  118. {
  119. struct udevice *bus = dev->parent;
  120. struct mvebu_spi_platdata *plat = dev_get_platdata(bus);
  121. struct spi_reg *reg = plat->spireg;
  122. unsigned int bytelen;
  123. int ret;
  124. bytelen = bitlen / 8;
  125. if (dout && din)
  126. debug("This is a duplex transfer.\n");
  127. /* Activate CS */
  128. if (flags & SPI_XFER_BEGIN) {
  129. debug("SPI: activate cs.\n");
  130. spi_cs_activate(reg, spi_chip_select(dev));
  131. }
  132. /* Send and/or receive */
  133. if (dout || din) {
  134. ret = spi_legacy_shift_byte(reg, bytelen, dout, din);
  135. if (ret)
  136. return ret;
  137. }
  138. /* Deactivate CS */
  139. if (flags & SPI_XFER_END) {
  140. ret = wait_for_bit_le32(&reg->ctrl,
  141. MVEBU_SPI_A3700_XFER_RDY,
  142. true, 100, false);
  143. if (ret)
  144. return ret;
  145. debug("SPI: deactivate cs.\n");
  146. spi_cs_deactivate(reg, spi_chip_select(dev));
  147. }
  148. return 0;
  149. }
  150. static int mvebu_spi_set_speed(struct udevice *bus, uint hz)
  151. {
  152. struct mvebu_spi_platdata *plat = dev_get_platdata(bus);
  153. struct spi_reg *reg = plat->spireg;
  154. u32 data;
  155. data = readl(&reg->cfg);
  156. /* Set Prescaler */
  157. data &= ~MVEBU_SPI_A3700_CLK_PRESCALE_MASK;
  158. /* Calculate Prescaler = (spi_input_freq / spi_max_freq) */
  159. if (hz > plat->frequency)
  160. hz = plat->frequency;
  161. data |= plat->clock / hz;
  162. writel(data, &reg->cfg);
  163. return 0;
  164. }
  165. static int mvebu_spi_set_mode(struct udevice *bus, uint mode)
  166. {
  167. struct mvebu_spi_platdata *plat = dev_get_platdata(bus);
  168. struct spi_reg *reg = plat->spireg;
  169. /*
  170. * Set SPI polarity
  171. * 0: Serial interface clock is low when inactive
  172. * 1: Serial interface clock is high when inactive
  173. */
  174. if (mode & SPI_CPOL)
  175. setbits_le32(&reg->cfg, MVEBU_SPI_A3700_CLK_POL);
  176. else
  177. clrbits_le32(&reg->cfg, MVEBU_SPI_A3700_CLK_POL);
  178. if (mode & SPI_CPHA)
  179. setbits_le32(&reg->cfg, MVEBU_SPI_A3700_CLK_PHA);
  180. else
  181. clrbits_le32(&reg->cfg, MVEBU_SPI_A3700_CLK_PHA);
  182. return 0;
  183. }
  184. static int mvebu_spi_probe(struct udevice *bus)
  185. {
  186. struct mvebu_spi_platdata *plat = dev_get_platdata(bus);
  187. struct spi_reg *reg = plat->spireg;
  188. u32 data;
  189. int ret;
  190. /*
  191. * Settings SPI controller to be working in legacy mode, which
  192. * means use only DO pin (I/O 1) for Data Out, and DI pin (I/O 0)
  193. * for Data In.
  194. */
  195. /* Flush read/write FIFO */
  196. data = readl(&reg->cfg);
  197. writel(data | MVEBU_SPI_A3700_FIFO_FLUSH, &reg->cfg);
  198. ret = wait_for_bit_le32(&reg->cfg, MVEBU_SPI_A3700_FIFO_FLUSH,
  199. false, 1000, false);
  200. if (ret)
  201. return ret;
  202. /* Disable FIFO mode */
  203. data &= ~MVEBU_SPI_A3700_FIFO_EN;
  204. /* Always shift 1 byte at a time */
  205. data &= ~MVEBU_SPI_A3700_BYTE_LEN;
  206. writel(data, &reg->cfg);
  207. return 0;
  208. }
  209. static int mvebu_spi_ofdata_to_platdata(struct udevice *bus)
  210. {
  211. struct mvebu_spi_platdata *plat = dev_get_platdata(bus);
  212. plat->spireg = (struct spi_reg *)devfdt_get_addr(bus);
  213. /*
  214. * FIXME
  215. * Right now, mvebu does not have a clock infrastructure in U-Boot
  216. * which should be used to query the input clock to the SPI
  217. * controller. Once this clock driver is integrated into U-Boot
  218. * it should be used to read the input clock and the DT property
  219. * can be removed.
  220. */
  221. plat->clock = fdtdec_get_int(gd->fdt_blob, dev_of_offset(bus),
  222. "clock-frequency", 160000);
  223. plat->frequency = fdtdec_get_int(gd->fdt_blob, dev_of_offset(bus),
  224. "spi-max-frequency", 40000);
  225. return 0;
  226. }
  227. static const struct dm_spi_ops mvebu_spi_ops = {
  228. .xfer = mvebu_spi_xfer,
  229. .set_speed = mvebu_spi_set_speed,
  230. .set_mode = mvebu_spi_set_mode,
  231. /*
  232. * cs_info is not needed, since we require all chip selects to be
  233. * in the device tree explicitly
  234. */
  235. };
  236. static const struct udevice_id mvebu_spi_ids[] = {
  237. { .compatible = "marvell,armada-3700-spi" },
  238. { }
  239. };
  240. U_BOOT_DRIVER(mvebu_spi) = {
  241. .name = "mvebu_spi",
  242. .id = UCLASS_SPI,
  243. .of_match = mvebu_spi_ids,
  244. .ops = &mvebu_spi_ops,
  245. .ofdata_to_platdata = mvebu_spi_ofdata_to_platdata,
  246. .platdata_auto_alloc_size = sizeof(struct mvebu_spi_platdata),
  247. .probe = mvebu_spi_probe,
  248. };