socfpga_arria10.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476
  1. /*
  2. * Copyright (C) 2017 Intel Corporation <www.intel.com>
  3. *
  4. * SPDX-License-Identifier: GPL-2.0
  5. */
  6. #include <asm/io.h>
  7. #include <asm/arch/fpga_manager.h>
  8. #include <asm/arch/reset_manager.h>
  9. #include <asm/arch/system_manager.h>
  10. #include <asm/arch/sdram.h>
  11. #include <asm/arch/misc.h>
  12. #include <altera.h>
  13. #include <common.h>
  14. #include <errno.h>
  15. #include <wait_bit.h>
  16. #include <watchdog.h>
  17. #define CFGWDTH_32 1
  18. #define MIN_BITSTREAM_SIZECHECK 230
  19. #define ENCRYPTION_OFFSET 69
  20. #define COMPRESSION_OFFSET 229
  21. #define FPGA_TIMEOUT_MSEC 1000 /* timeout in ms */
  22. #define FPGA_TIMEOUT_CNT 0x1000000
  23. DECLARE_GLOBAL_DATA_PTR;
  24. static const struct socfpga_fpga_manager *fpga_manager_base =
  25. (void *)SOCFPGA_FPGAMGRREGS_ADDRESS;
  26. static const struct socfpga_system_manager *system_manager_base =
  27. (void *)SOCFPGA_SYSMGR_ADDRESS;
  28. static void fpgamgr_set_cd_ratio(unsigned long ratio);
  29. static uint32_t fpgamgr_get_msel(void)
  30. {
  31. u32 reg;
  32. reg = readl(&fpga_manager_base->imgcfg_stat);
  33. reg = (reg & ALT_FPGAMGR_IMGCFG_STAT_F2S_MSEL_SET_MSD) >>
  34. ALT_FPGAMGR_IMGCFG_STAT_F2S_MSEL0_LSB;
  35. return reg;
  36. }
  37. static void fpgamgr_set_cfgwdth(int width)
  38. {
  39. if (width)
  40. setbits_le32(&fpga_manager_base->imgcfg_ctrl_02,
  41. ALT_FPGAMGR_IMGCFG_CTL_02_CFGWIDTH_SET_MSK);
  42. else
  43. clrbits_le32(&fpga_manager_base->imgcfg_ctrl_02,
  44. ALT_FPGAMGR_IMGCFG_CTL_02_CFGWIDTH_SET_MSK);
  45. }
  46. int is_fpgamgr_user_mode(void)
  47. {
  48. return (readl(&fpga_manager_base->imgcfg_stat) &
  49. ALT_FPGAMGR_IMGCFG_STAT_F2S_USERMODE_SET_MSK) != 0;
  50. }
  51. static int wait_for_user_mode(void)
  52. {
  53. return wait_for_bit_le32(&fpga_manager_base->imgcfg_stat,
  54. ALT_FPGAMGR_IMGCFG_STAT_F2S_USERMODE_SET_MSK,
  55. 1, FPGA_TIMEOUT_MSEC, false);
  56. }
  57. static int is_fpgamgr_early_user_mode(void)
  58. {
  59. return (readl(&fpga_manager_base->imgcfg_stat) &
  60. ALT_FPGAMGR_IMGCFG_STAT_F2S_EARLY_USERMODE_SET_MSK) != 0;
  61. }
  62. int fpgamgr_wait_early_user_mode(void)
  63. {
  64. u32 sync_data = 0xffffffff;
  65. u32 i = 0;
  66. unsigned start = get_timer(0);
  67. unsigned long cd_ratio;
  68. /* Getting existing CDRATIO */
  69. cd_ratio = (readl(&fpga_manager_base->imgcfg_ctrl_02) &
  70. ALT_FPGAMGR_IMGCFG_CTL_02_CDRATIO_SET_MSK) >>
  71. ALT_FPGAMGR_IMGCFG_CTL_02_CDRATIO_LSB;
  72. /* Using CDRATIO_X1 for better compatibility */
  73. fpgamgr_set_cd_ratio(CDRATIO_x1);
  74. while (!is_fpgamgr_early_user_mode()) {
  75. if (get_timer(start) > FPGA_TIMEOUT_MSEC)
  76. return -ETIMEDOUT;
  77. fpgamgr_program_write((const long unsigned int *)&sync_data,
  78. sizeof(sync_data));
  79. udelay(FPGA_TIMEOUT_MSEC);
  80. i++;
  81. }
  82. debug("Additional %i sync word needed\n", i);
  83. /* restoring original CDRATIO */
  84. fpgamgr_set_cd_ratio(cd_ratio);
  85. return 0;
  86. }
  87. /* Read f2s_nconfig_pin and f2s_nstatus_pin; loop until de-asserted */
  88. static int wait_for_nconfig_pin_and_nstatus_pin(void)
  89. {
  90. unsigned long mask = ALT_FPGAMGR_IMGCFG_STAT_F2S_NCONFIG_PIN_SET_MSK |
  91. ALT_FPGAMGR_IMGCFG_STAT_F2S_NSTATUS_PIN_SET_MSK;
  92. /* Poll until f2s_nconfig_pin and f2s_nstatus_pin; loop until de-asserted,
  93. * timeout at 1000ms
  94. */
  95. return wait_for_bit_le32(&fpga_manager_base->imgcfg_stat,
  96. mask,
  97. false, FPGA_TIMEOUT_MSEC, false);
  98. }
  99. static int wait_for_f2s_nstatus_pin(unsigned long value)
  100. {
  101. /* Poll until f2s to specific value, timeout at 1000ms */
  102. return wait_for_bit_le32(&fpga_manager_base->imgcfg_stat,
  103. ALT_FPGAMGR_IMGCFG_STAT_F2S_NSTATUS_PIN_SET_MSK,
  104. value, FPGA_TIMEOUT_MSEC, false);
  105. }
  106. /* set CD ratio */
  107. static void fpgamgr_set_cd_ratio(unsigned long ratio)
  108. {
  109. clrbits_le32(&fpga_manager_base->imgcfg_ctrl_02,
  110. ALT_FPGAMGR_IMGCFG_CTL_02_CDRATIO_SET_MSK);
  111. setbits_le32(&fpga_manager_base->imgcfg_ctrl_02,
  112. (ratio << ALT_FPGAMGR_IMGCFG_CTL_02_CDRATIO_LSB) &
  113. ALT_FPGAMGR_IMGCFG_CTL_02_CDRATIO_SET_MSK);
  114. }
  115. /* get the MSEL value, verify we are set for FPP configuration mode */
  116. static int fpgamgr_verify_msel(void)
  117. {
  118. u32 msel = fpgamgr_get_msel();
  119. if (msel & ~BIT(0)) {
  120. printf("Fail: read msel=%d\n", msel);
  121. return -EPERM;
  122. }
  123. return 0;
  124. }
  125. /*
  126. * Write cdratio and cdwidth based on whether the bitstream is compressed
  127. * and/or encoded
  128. */
  129. static int fpgamgr_set_cdratio_cdwidth(unsigned int cfg_width, u32 *rbf_data,
  130. size_t rbf_size)
  131. {
  132. unsigned int cd_ratio;
  133. bool encrypt, compress;
  134. /*
  135. * According to the bitstream specification,
  136. * both encryption and compression status are
  137. * in location before offset 230 of the buffer.
  138. */
  139. if (rbf_size < MIN_BITSTREAM_SIZECHECK)
  140. return -EINVAL;
  141. encrypt = (rbf_data[ENCRYPTION_OFFSET] >> 2) & 3;
  142. encrypt = encrypt != 0;
  143. compress = (rbf_data[COMPRESSION_OFFSET] >> 1) & 1;
  144. compress = !compress;
  145. debug("header word %d = %08x\n", 69, rbf_data[69]);
  146. debug("header word %d = %08x\n", 229, rbf_data[229]);
  147. debug("read from rbf header: encrypt=%d compress=%d\n", encrypt, compress);
  148. /*
  149. * from the register map description of cdratio in imgcfg_ctrl_02:
  150. * Normal Configuration : 32bit Passive Parallel
  151. * Partial Reconfiguration : 16bit Passive Parallel
  152. */
  153. /*
  154. * cd ratio is dependent on cfg width and whether the bitstream
  155. * is encrypted and/or compressed.
  156. *
  157. * | width | encr. | compr. | cd ratio |
  158. * | 16 | 0 | 0 | 1 |
  159. * | 16 | 0 | 1 | 4 |
  160. * | 16 | 1 | 0 | 2 |
  161. * | 16 | 1 | 1 | 4 |
  162. * | 32 | 0 | 0 | 1 |
  163. * | 32 | 0 | 1 | 8 |
  164. * | 32 | 1 | 0 | 4 |
  165. * | 32 | 1 | 1 | 8 |
  166. */
  167. if (!compress && !encrypt) {
  168. cd_ratio = CDRATIO_x1;
  169. } else {
  170. if (compress)
  171. cd_ratio = CDRATIO_x4;
  172. else
  173. cd_ratio = CDRATIO_x2;
  174. /* if 32 bit, double the cd ratio (so register
  175. field setting is incremented) */
  176. if (cfg_width == CFGWDTH_32)
  177. cd_ratio += 1;
  178. }
  179. fpgamgr_set_cfgwdth(cfg_width);
  180. fpgamgr_set_cd_ratio(cd_ratio);
  181. return 0;
  182. }
  183. static int fpgamgr_reset(void)
  184. {
  185. unsigned long reg;
  186. /* S2F_NCONFIG = 0 */
  187. clrbits_le32(&fpga_manager_base->imgcfg_ctrl_00,
  188. ALT_FPGAMGR_IMGCFG_CTL_00_S2F_NCONFIG_SET_MSK);
  189. /* Wait for f2s_nstatus == 0 */
  190. if (wait_for_f2s_nstatus_pin(0))
  191. return -ETIME;
  192. /* S2F_NCONFIG = 1 */
  193. setbits_le32(&fpga_manager_base->imgcfg_ctrl_00,
  194. ALT_FPGAMGR_IMGCFG_CTL_00_S2F_NCONFIG_SET_MSK);
  195. /* Wait for f2s_nstatus == 1 */
  196. if (wait_for_f2s_nstatus_pin(1))
  197. return -ETIME;
  198. /* read and confirm f2s_condone_pin = 0 and f2s_condone_oe = 1 */
  199. reg = readl(&fpga_manager_base->imgcfg_stat);
  200. if ((reg & ALT_FPGAMGR_IMGCFG_STAT_F2S_CONDONE_PIN_SET_MSK) != 0)
  201. return -EPERM;
  202. if ((reg & ALT_FPGAMGR_IMGCFG_STAT_F2S_CONDONE_OE_SET_MSK) == 0)
  203. return -EPERM;
  204. return 0;
  205. }
  206. /* Start the FPGA programming by initialize the FPGA Manager */
  207. int fpgamgr_program_init(u32 * rbf_data, size_t rbf_size)
  208. {
  209. int ret;
  210. /* Step 1 */
  211. if (fpgamgr_verify_msel())
  212. return -EPERM;
  213. /* Step 2 */
  214. if (fpgamgr_set_cdratio_cdwidth(CFGWDTH_32, rbf_data, rbf_size))
  215. return -EPERM;
  216. /*
  217. * Step 3:
  218. * Make sure no other external devices are trying to interfere with
  219. * programming:
  220. */
  221. if (wait_for_nconfig_pin_and_nstatus_pin())
  222. return -ETIME;
  223. /*
  224. * Step 4:
  225. * Deassert the signal drives from HPS
  226. *
  227. * S2F_NCE = 1
  228. * S2F_PR_REQUEST = 0
  229. * EN_CFG_CTRL = 0
  230. * EN_CFG_DATA = 0
  231. * S2F_NCONFIG = 1
  232. * S2F_NSTATUS_OE = 0
  233. * S2F_CONDONE_OE = 0
  234. */
  235. setbits_le32(&fpga_manager_base->imgcfg_ctrl_01,
  236. ALT_FPGAMGR_IMGCFG_CTL_01_S2F_NCE_SET_MSK);
  237. clrbits_le32(&fpga_manager_base->imgcfg_ctrl_01,
  238. ALT_FPGAMGR_IMGCFG_CTL_01_S2F_PR_REQUEST_SET_MSK);
  239. clrbits_le32(&fpga_manager_base->imgcfg_ctrl_02,
  240. ALT_FPGAMGR_IMGCFG_CTL_02_EN_CFG_DATA_SET_MSK |
  241. ALT_FPGAMGR_IMGCFG_CTL_02_EN_CFG_CTRL_SET_MSK);
  242. setbits_le32(&fpga_manager_base->imgcfg_ctrl_00,
  243. ALT_FPGAMGR_IMGCFG_CTL_00_S2F_NCONFIG_SET_MSK);
  244. clrbits_le32(&fpga_manager_base->imgcfg_ctrl_00,
  245. ALT_FPGAMGR_IMGCFG_CTL_00_S2F_NSTATUS_OE_SET_MSK |
  246. ALT_FPGAMGR_IMGCFG_CTL_00_S2F_CONDONE_OE_SET_MSK);
  247. /*
  248. * Step 5:
  249. * Enable overrides
  250. * S2F_NENABLE_CONFIG = 0
  251. * S2F_NENABLE_NCONFIG = 0
  252. */
  253. clrbits_le32(&fpga_manager_base->imgcfg_ctrl_01,
  254. ALT_FPGAMGR_IMGCFG_CTL_01_S2F_NENABLE_CONFIG_SET_MSK);
  255. clrbits_le32(&fpga_manager_base->imgcfg_ctrl_00,
  256. ALT_FPGAMGR_IMGCFG_CTL_00_S2F_NENABLE_NCONFIG_SET_MSK);
  257. /*
  258. * Disable driving signals that HPS doesn't need to drive.
  259. * S2F_NENABLE_NSTATUS = 1
  260. * S2F_NENABLE_CONDONE = 1
  261. */
  262. setbits_le32(&fpga_manager_base->imgcfg_ctrl_00,
  263. ALT_FPGAMGR_IMGCFG_CTL_00_S2F_NENABLE_NSTATUS_SET_MSK |
  264. ALT_FPGAMGR_IMGCFG_CTL_00_S2F_NENABLE_CONDONE_SET_MSK);
  265. /*
  266. * Step 6:
  267. * Drive chip select S2F_NCE = 0
  268. */
  269. clrbits_le32(&fpga_manager_base->imgcfg_ctrl_01,
  270. ALT_FPGAMGR_IMGCFG_CTL_01_S2F_NCE_SET_MSK);
  271. /* Step 7 */
  272. if (wait_for_nconfig_pin_and_nstatus_pin())
  273. return -ETIME;
  274. /* Step 8 */
  275. ret = fpgamgr_reset();
  276. if (ret)
  277. return ret;
  278. /*
  279. * Step 9:
  280. * EN_CFG_CTRL and EN_CFG_DATA = 1
  281. */
  282. setbits_le32(&fpga_manager_base->imgcfg_ctrl_02,
  283. ALT_FPGAMGR_IMGCFG_CTL_02_EN_CFG_DATA_SET_MSK |
  284. ALT_FPGAMGR_IMGCFG_CTL_02_EN_CFG_CTRL_SET_MSK);
  285. return 0;
  286. }
  287. /* Ensure the FPGA entering config done */
  288. static int fpgamgr_program_poll_cd(void)
  289. {
  290. unsigned long reg, i;
  291. for (i = 0; i < FPGA_TIMEOUT_CNT; i++) {
  292. reg = readl(&fpga_manager_base->imgcfg_stat);
  293. if (reg & ALT_FPGAMGR_IMGCFG_STAT_F2S_CONDONE_PIN_SET_MSK)
  294. return 0;
  295. if ((reg & ALT_FPGAMGR_IMGCFG_STAT_F2S_NSTATUS_PIN_SET_MSK) == 0) {
  296. printf("nstatus == 0 while waiting for condone\n");
  297. return -EPERM;
  298. }
  299. }
  300. if (i == FPGA_TIMEOUT_CNT)
  301. return -ETIME;
  302. return 0;
  303. }
  304. /* Ensure the FPGA entering user mode */
  305. static int fpgamgr_program_poll_usermode(void)
  306. {
  307. unsigned long reg;
  308. int ret = 0;
  309. if (fpgamgr_dclkcnt_set(0xf))
  310. return -ETIME;
  311. ret = wait_for_user_mode();
  312. if (ret < 0) {
  313. printf("%s: Failed to enter user mode with ", __func__);
  314. printf("error code %d\n", ret);
  315. return ret;
  316. }
  317. /*
  318. * Step 14:
  319. * Stop DATA path and Dclk
  320. * EN_CFG_CTRL and EN_CFG_DATA = 0
  321. */
  322. clrbits_le32(&fpga_manager_base->imgcfg_ctrl_02,
  323. ALT_FPGAMGR_IMGCFG_CTL_02_EN_CFG_DATA_SET_MSK |
  324. ALT_FPGAMGR_IMGCFG_CTL_02_EN_CFG_CTRL_SET_MSK);
  325. /*
  326. * Step 15:
  327. * Disable overrides
  328. * S2F_NENABLE_CONFIG = 1
  329. * S2F_NENABLE_NCONFIG = 1
  330. */
  331. setbits_le32(&fpga_manager_base->imgcfg_ctrl_01,
  332. ALT_FPGAMGR_IMGCFG_CTL_01_S2F_NENABLE_CONFIG_SET_MSK);
  333. setbits_le32(&fpga_manager_base->imgcfg_ctrl_00,
  334. ALT_FPGAMGR_IMGCFG_CTL_00_S2F_NENABLE_NCONFIG_SET_MSK);
  335. /* Disable chip select S2F_NCE = 1 */
  336. setbits_le32(&fpga_manager_base->imgcfg_ctrl_01,
  337. ALT_FPGAMGR_IMGCFG_CTL_01_S2F_NCE_SET_MSK);
  338. /*
  339. * Step 16:
  340. * Final check
  341. */
  342. reg = readl(&fpga_manager_base->imgcfg_stat);
  343. if (((reg & ALT_FPGAMGR_IMGCFG_STAT_F2S_USERMODE_SET_MSK) !=
  344. ALT_FPGAMGR_IMGCFG_STAT_F2S_USERMODE_SET_MSK) ||
  345. ((reg & ALT_FPGAMGR_IMGCFG_STAT_F2S_CONDONE_PIN_SET_MSK) !=
  346. ALT_FPGAMGR_IMGCFG_STAT_F2S_CONDONE_PIN_SET_MSK) ||
  347. ((reg & ALT_FPGAMGR_IMGCFG_STAT_F2S_NSTATUS_PIN_SET_MSK) !=
  348. ALT_FPGAMGR_IMGCFG_STAT_F2S_NSTATUS_PIN_SET_MSK))
  349. return -EPERM;
  350. return 0;
  351. }
  352. int fpgamgr_program_finish(void)
  353. {
  354. /* Ensure the FPGA entering config done */
  355. int status = fpgamgr_program_poll_cd();
  356. if (status) {
  357. printf("FPGA: Poll CD failed with error code %d\n", status);
  358. return -EPERM;
  359. }
  360. WATCHDOG_RESET();
  361. /* Ensure the FPGA entering user mode */
  362. status = fpgamgr_program_poll_usermode();
  363. if (status) {
  364. printf("FPGA: Poll usermode failed with error code %d\n",
  365. status);
  366. return -EPERM;
  367. }
  368. printf("Full Configuration Succeeded.\n");
  369. return 0;
  370. }
  371. /*
  372. * FPGA Manager to program the FPGA. This is the interface used by FPGA driver.
  373. * Return 0 for sucess, non-zero for error.
  374. */
  375. int socfpga_load(Altera_desc *desc, const void *rbf_data, size_t rbf_size)
  376. {
  377. unsigned long status;
  378. /* disable all signals from hps peripheral controller to fpga */
  379. writel(0, &system_manager_base->fpgaintf_en_global);
  380. /* disable all axi bridge (hps2fpga, lwhps2fpga & fpga2hps) */
  381. socfpga_bridges_reset();
  382. /* Initialize the FPGA Manager */
  383. status = fpgamgr_program_init((u32 *)rbf_data, rbf_size);
  384. if (status)
  385. return status;
  386. /* Write the RBF data to FPGA Manager */
  387. fpgamgr_program_write(rbf_data, rbf_size);
  388. return fpgamgr_program_finish();
  389. }