clock_manager.c 1.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172
  1. /*
  2. * Copyright (C) 2013-2017 Altera Corporation <www.altera.com>
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #include <common.h>
  7. #include <wait_bit.h>
  8. #include <asm/io.h>
  9. #include <asm/arch/clock_manager.h>
  10. DECLARE_GLOBAL_DATA_PTR;
  11. static const struct socfpga_clock_manager *clock_manager_base =
  12. (struct socfpga_clock_manager *)SOCFPGA_CLKMGR_ADDRESS;
  13. void cm_wait_for_lock(u32 mask)
  14. {
  15. u32 inter_val;
  16. u32 retry = 0;
  17. do {
  18. #if defined(CONFIG_TARGET_SOCFPGA_GEN5)
  19. inter_val = readl(&clock_manager_base->inter) & mask;
  20. #elif defined(CONFIG_TARGET_SOCFPGA_ARRIA10)
  21. inter_val = readl(&clock_manager_base->stat) & mask;
  22. #endif
  23. /* Wait for stable lock */
  24. if (inter_val == mask)
  25. retry++;
  26. else
  27. retry = 0;
  28. if (retry >= 10)
  29. break;
  30. } while (1);
  31. }
  32. /* function to poll in the fsm busy bit */
  33. int cm_wait_for_fsm(void)
  34. {
  35. return wait_for_bit_le32(&clock_manager_base->stat,
  36. CLKMGR_STAT_BUSY, false, 20000, false);
  37. }
  38. int set_cpu_clk_info(void)
  39. {
  40. /* Calculate the clock frequencies required for drivers */
  41. cm_get_l4_sp_clk_hz();
  42. cm_get_mmc_controller_clk_hz();
  43. gd->bd->bi_arm_freq = cm_get_mpu_clk_hz() / 1000000;
  44. gd->bd->bi_dsp_freq = 0;
  45. #if defined(CONFIG_TARGET_SOCFPGA_GEN5)
  46. gd->bd->bi_ddr_freq = cm_get_sdram_clk_hz() / 1000000;
  47. #elif defined(CONFIG_TARGET_SOCFPGA_ARRIA10)
  48. gd->bd->bi_ddr_freq = 0;
  49. #endif
  50. return 0;
  51. }
  52. int do_showclocks(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
  53. {
  54. cm_print_clock_quick_summary();
  55. return 0;
  56. }
  57. U_BOOT_CMD(
  58. clocks, CONFIG_SYS_MAXARGS, 1, do_showclocks,
  59. "display clocks",
  60. ""
  61. );