ddr.c 7.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265
  1. /*
  2. * DDR Configuration for AM33xx devices.
  3. *
  4. * Copyright (C) 2011 Texas Instruments Incorporated - http://www.ti.com/
  5. *
  6. * SPDX-License-Identifier: GPL-2.0+
  7. */
  8. #include <asm/arch/cpu.h>
  9. #include <asm/arch/ddr_defs.h>
  10. #include <asm/arch/sys_proto.h>
  11. #include <asm/io.h>
  12. #include <asm/emif.h>
  13. /**
  14. * Base address for EMIF instances
  15. */
  16. static struct emif_reg_struct *emif_reg[2] = {
  17. (struct emif_reg_struct *)EMIF4_0_CFG_BASE,
  18. (struct emif_reg_struct *)EMIF4_1_CFG_BASE};
  19. /**
  20. * Base addresses for DDR PHY cmd/data regs
  21. */
  22. static struct ddr_cmd_regs *ddr_cmd_reg[2] = {
  23. (struct ddr_cmd_regs *)DDR_PHY_CMD_ADDR,
  24. (struct ddr_cmd_regs *)DDR_PHY_CMD_ADDR2};
  25. static struct ddr_data_regs *ddr_data_reg[2] = {
  26. (struct ddr_data_regs *)DDR_PHY_DATA_ADDR,
  27. (struct ddr_data_regs *)DDR_PHY_DATA_ADDR2};
  28. /**
  29. * Base address for ddr io control instances
  30. */
  31. static struct ddr_cmdtctrl *ioctrl_reg = {
  32. (struct ddr_cmdtctrl *)DDR_CONTROL_BASE_ADDR};
  33. static inline u32 get_mr(int nr, u32 cs, u32 mr_addr)
  34. {
  35. u32 mr;
  36. mr_addr |= cs << EMIF_REG_CS_SHIFT;
  37. writel(mr_addr, &emif_reg[nr]->emif_lpddr2_mode_reg_cfg);
  38. mr = readl(&emif_reg[nr]->emif_lpddr2_mode_reg_data);
  39. debug("get_mr: EMIF1 cs %d mr %08x val 0x%x\n", cs, mr_addr, mr);
  40. if (((mr & 0x0000ff00) >> 8) == (mr & 0xff) &&
  41. ((mr & 0x00ff0000) >> 16) == (mr & 0xff) &&
  42. ((mr & 0xff000000) >> 24) == (mr & 0xff))
  43. return mr & 0xff;
  44. else
  45. return mr;
  46. }
  47. static inline void set_mr(int nr, u32 cs, u32 mr_addr, u32 mr_val)
  48. {
  49. mr_addr |= cs << EMIF_REG_CS_SHIFT;
  50. writel(mr_addr, &emif_reg[nr]->emif_lpddr2_mode_reg_cfg);
  51. writel(mr_val, &emif_reg[nr]->emif_lpddr2_mode_reg_data);
  52. }
  53. static void configure_mr(int nr, u32 cs)
  54. {
  55. u32 mr_addr;
  56. while (get_mr(nr, cs, LPDDR2_MR0) & LPDDR2_MR0_DAI_MASK)
  57. ;
  58. set_mr(nr, cs, LPDDR2_MR10, 0x56);
  59. set_mr(nr, cs, LPDDR2_MR1, 0x43);
  60. set_mr(nr, cs, LPDDR2_MR2, 0x2);
  61. mr_addr = LPDDR2_MR2 | EMIF_REG_REFRESH_EN_MASK;
  62. set_mr(nr, cs, mr_addr, 0x2);
  63. }
  64. /*
  65. * Configure EMIF4D5 registers and MR registers
  66. */
  67. void config_sdram_emif4d5(const struct emif_regs *regs, int nr)
  68. {
  69. writel(0xA0, &emif_reg[nr]->emif_pwr_mgmt_ctrl);
  70. writel(0xA0, &emif_reg[nr]->emif_pwr_mgmt_ctrl_shdw);
  71. writel(0x1, &emif_reg[nr]->emif_iodft_tlgc);
  72. writel(regs->zq_config, &emif_reg[nr]->emif_zq_config);
  73. writel(regs->temp_alert_config, &emif_reg[nr]->emif_temp_alert_config);
  74. writel(regs->emif_rd_wr_lvl_rmp_win,
  75. &emif_reg[nr]->emif_rd_wr_lvl_rmp_win);
  76. writel(regs->emif_rd_wr_lvl_rmp_ctl,
  77. &emif_reg[nr]->emif_rd_wr_lvl_rmp_ctl);
  78. writel(regs->emif_rd_wr_lvl_ctl, &emif_reg[nr]->emif_rd_wr_lvl_ctl);
  79. writel(regs->emif_rd_wr_exec_thresh,
  80. &emif_reg[nr]->emif_rd_wr_exec_thresh);
  81. writel(regs->ref_ctrl, &emif_reg[nr]->emif_sdram_ref_ctrl);
  82. writel(regs->sdram_config, &emif_reg[nr]->emif_sdram_config);
  83. if (emif_sdram_type() == EMIF_SDRAM_TYPE_LPDDR2) {
  84. configure_mr(nr, 0);
  85. configure_mr(nr, 1);
  86. }
  87. }
  88. /**
  89. * Configure SDRAM
  90. */
  91. void config_sdram(const struct emif_regs *regs, int nr)
  92. {
  93. if (regs->zq_config) {
  94. /*
  95. * A value of 0x2800 for the REF CTRL will give us
  96. * about 570us for a delay, which will be long enough
  97. * to configure things.
  98. */
  99. writel(0x2800, &emif_reg[nr]->emif_sdram_ref_ctrl);
  100. writel(regs->zq_config, &emif_reg[nr]->emif_zq_config);
  101. writel(regs->sdram_config, &cstat->secure_emif_sdram_config);
  102. writel(regs->sdram_config, &emif_reg[nr]->emif_sdram_config);
  103. writel(regs->ref_ctrl, &emif_reg[nr]->emif_sdram_ref_ctrl);
  104. writel(regs->ref_ctrl, &emif_reg[nr]->emif_sdram_ref_ctrl_shdw);
  105. }
  106. writel(regs->ref_ctrl, &emif_reg[nr]->emif_sdram_ref_ctrl);
  107. writel(regs->ref_ctrl, &emif_reg[nr]->emif_sdram_ref_ctrl_shdw);
  108. writel(regs->sdram_config, &emif_reg[nr]->emif_sdram_config);
  109. }
  110. /**
  111. * Set SDRAM timings
  112. */
  113. void set_sdram_timings(const struct emif_regs *regs, int nr)
  114. {
  115. writel(regs->sdram_tim1, &emif_reg[nr]->emif_sdram_tim_1);
  116. writel(regs->sdram_tim1, &emif_reg[nr]->emif_sdram_tim_1_shdw);
  117. writel(regs->sdram_tim2, &emif_reg[nr]->emif_sdram_tim_2);
  118. writel(regs->sdram_tim2, &emif_reg[nr]->emif_sdram_tim_2_shdw);
  119. writel(regs->sdram_tim3, &emif_reg[nr]->emif_sdram_tim_3);
  120. writel(regs->sdram_tim3, &emif_reg[nr]->emif_sdram_tim_3_shdw);
  121. }
  122. void __weak emif_get_ext_phy_ctrl_const_regs(const u32 **regs, u32 *size)
  123. {
  124. }
  125. /*
  126. * Configure EXT PHY registers
  127. */
  128. static void ext_phy_settings(const struct emif_regs *regs, int nr)
  129. {
  130. u32 *ext_phy_ctrl_base = 0;
  131. u32 *emif_ext_phy_ctrl_base = 0;
  132. const u32 *ext_phy_ctrl_const_regs;
  133. u32 i = 0;
  134. u32 size;
  135. ext_phy_ctrl_base = (u32 *)&(regs->emif_ddr_ext_phy_ctrl_1);
  136. emif_ext_phy_ctrl_base =
  137. (u32 *)&(emif_reg[nr]->emif_ddr_ext_phy_ctrl_1);
  138. /* Configure external phy control timing registers */
  139. for (i = 0; i < EMIF_EXT_PHY_CTRL_TIMING_REG; i++) {
  140. writel(*ext_phy_ctrl_base, emif_ext_phy_ctrl_base++);
  141. /* Update shadow registers */
  142. writel(*ext_phy_ctrl_base++, emif_ext_phy_ctrl_base++);
  143. }
  144. /*
  145. * external phy 6-24 registers do not change with
  146. * ddr frequency
  147. */
  148. emif_get_ext_phy_ctrl_const_regs(&ext_phy_ctrl_const_regs, &size);
  149. if (!size)
  150. return;
  151. for (i = 0; i < size; i++) {
  152. writel(ext_phy_ctrl_const_regs[i], emif_ext_phy_ctrl_base++);
  153. /* Update shadow registers */
  154. writel(ext_phy_ctrl_const_regs[i], emif_ext_phy_ctrl_base++);
  155. }
  156. }
  157. /**
  158. * Configure DDR PHY
  159. */
  160. void config_ddr_phy(const struct emif_regs *regs, int nr)
  161. {
  162. /*
  163. * disable initialization and refreshes for now until we
  164. * finish programming EMIF regs.
  165. */
  166. setbits_le32(&emif_reg[nr]->emif_sdram_ref_ctrl,
  167. EMIF_REG_INITREF_DIS_MASK);
  168. writel(regs->emif_ddr_phy_ctlr_1,
  169. &emif_reg[nr]->emif_ddr_phy_ctrl_1);
  170. writel(regs->emif_ddr_phy_ctlr_1,
  171. &emif_reg[nr]->emif_ddr_phy_ctrl_1_shdw);
  172. if (get_emif_rev((u32)emif_reg[nr]) == EMIF_4D5)
  173. ext_phy_settings(regs, nr);
  174. }
  175. /**
  176. * Configure DDR CMD control registers
  177. */
  178. void config_cmd_ctrl(const struct cmd_control *cmd, int nr)
  179. {
  180. if (!cmd)
  181. return;
  182. writel(cmd->cmd0csratio, &ddr_cmd_reg[nr]->cm0csratio);
  183. writel(cmd->cmd0iclkout, &ddr_cmd_reg[nr]->cm0iclkout);
  184. writel(cmd->cmd1csratio, &ddr_cmd_reg[nr]->cm1csratio);
  185. writel(cmd->cmd1iclkout, &ddr_cmd_reg[nr]->cm1iclkout);
  186. writel(cmd->cmd2csratio, &ddr_cmd_reg[nr]->cm2csratio);
  187. writel(cmd->cmd2iclkout, &ddr_cmd_reg[nr]->cm2iclkout);
  188. }
  189. /**
  190. * Configure DDR DATA registers
  191. */
  192. void config_ddr_data(const struct ddr_data *data, int nr)
  193. {
  194. int i;
  195. if (!data)
  196. return;
  197. for (i = 0; i < DDR_DATA_REGS_NR; i++) {
  198. writel(data->datardsratio0,
  199. &(ddr_data_reg[nr]+i)->dt0rdsratio0);
  200. writel(data->datawdsratio0,
  201. &(ddr_data_reg[nr]+i)->dt0wdsratio0);
  202. writel(data->datawiratio0,
  203. &(ddr_data_reg[nr]+i)->dt0wiratio0);
  204. writel(data->datagiratio0,
  205. &(ddr_data_reg[nr]+i)->dt0giratio0);
  206. writel(data->datafwsratio0,
  207. &(ddr_data_reg[nr]+i)->dt0fwsratio0);
  208. writel(data->datawrsratio0,
  209. &(ddr_data_reg[nr]+i)->dt0wrsratio0);
  210. }
  211. }
  212. void config_io_ctrl(const struct ctrl_ioregs *ioregs)
  213. {
  214. if (!ioregs)
  215. return;
  216. writel(ioregs->cm0ioctl, &ioctrl_reg->cm0ioctl);
  217. writel(ioregs->cm1ioctl, &ioctrl_reg->cm1ioctl);
  218. writel(ioregs->cm2ioctl, &ioctrl_reg->cm2ioctl);
  219. writel(ioregs->dt0ioctl, &ioctrl_reg->dt0ioctl);
  220. writel(ioregs->dt1ioctl, &ioctrl_reg->dt1ioctl);
  221. #ifdef CONFIG_AM43XX
  222. writel(ioregs->dt2ioctrl, &ioctrl_reg->dt2ioctrl);
  223. writel(ioregs->dt3ioctrl, &ioctrl_reg->dt3ioctrl);
  224. writel(ioregs->emif_sdram_config_ext,
  225. &ioctrl_reg->emif_sdram_config_ext);
  226. #endif
  227. }