pca953x_gpio.c 9.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Take linux kernel driver drivers/gpio/gpio-pca953x.c for reference.
  4. *
  5. * Copyright (C) 2016 Peng Fan <van.freenix@gmail.com>
  6. *
  7. */
  8. /*
  9. * Note:
  10. * The driver's compatible table is borrowed from Linux Kernel,
  11. * but now max supported gpio pins is 24 and only PCA953X_TYPE
  12. * is supported. PCA957X_TYPE is not supported now.
  13. * Also the Polarity Inversion feature is not supported now.
  14. *
  15. * TODO:
  16. * 1. Support PCA957X_TYPE
  17. * 2. Support 24 gpio pins
  18. * 3. Support Polarity Inversion
  19. */
  20. #include <common.h>
  21. #include <errno.h>
  22. #include <dm.h>
  23. #include <fdtdec.h>
  24. #include <i2c.h>
  25. #include <malloc.h>
  26. #include <asm/gpio.h>
  27. #include <asm/io.h>
  28. #include <dt-bindings/gpio/gpio.h>
  29. #define PCA953X_INPUT 0
  30. #define PCA953X_OUTPUT 1
  31. #define PCA953X_INVERT 2
  32. #define PCA953X_DIRECTION 3
  33. #define PCA_GPIO_MASK 0x00FF
  34. #define PCA_INT 0x0100
  35. #define PCA953X_TYPE 0x1000
  36. #define PCA957X_TYPE 0x2000
  37. #define PCA_TYPE_MASK 0xF000
  38. #define PCA_CHIP_TYPE(x) ((x) & PCA_TYPE_MASK)
  39. enum {
  40. PCA953X_DIRECTION_IN,
  41. PCA953X_DIRECTION_OUT,
  42. };
  43. #define MAX_BANK 5
  44. #define BANK_SZ 8
  45. /*
  46. * struct pca953x_info - Data for pca953x
  47. *
  48. * @dev: udevice structure for the device
  49. * @addr: i2c slave address
  50. * @invert: Polarity inversion or not
  51. * @gpio_count: the number of gpio pins that the device supports
  52. * @chip_type: indicate the chip type,PCA953X or PCA957X
  53. * @bank_count: the number of banks that the device supports
  54. * @reg_output: array to hold the value of output registers
  55. * @reg_direction: array to hold the value of direction registers
  56. */
  57. struct pca953x_info {
  58. struct udevice *dev;
  59. int addr;
  60. int invert;
  61. int gpio_count;
  62. int chip_type;
  63. int bank_count;
  64. u8 reg_output[MAX_BANK];
  65. u8 reg_direction[MAX_BANK];
  66. };
  67. static int pca953x_write_single(struct udevice *dev, int reg, u8 val,
  68. int offset)
  69. {
  70. struct pca953x_info *info = dev_get_platdata(dev);
  71. int bank_shift = fls((info->gpio_count - 1) / BANK_SZ);
  72. int off = offset / BANK_SZ;
  73. int ret = 0;
  74. ret = dm_i2c_write(dev, (reg << bank_shift) + off, &val, 1);
  75. if (ret) {
  76. dev_err(dev, "%s error\n", __func__);
  77. return ret;
  78. }
  79. return 0;
  80. }
  81. static int pca953x_read_single(struct udevice *dev, int reg, u8 *val,
  82. int offset)
  83. {
  84. struct pca953x_info *info = dev_get_platdata(dev);
  85. int bank_shift = fls((info->gpio_count - 1) / BANK_SZ);
  86. int off = offset / BANK_SZ;
  87. int ret;
  88. u8 byte;
  89. ret = dm_i2c_read(dev, (reg << bank_shift) + off, &byte, 1);
  90. if (ret) {
  91. dev_err(dev, "%s error\n", __func__);
  92. return ret;
  93. }
  94. *val = byte;
  95. return 0;
  96. }
  97. static int pca953x_read_regs(struct udevice *dev, int reg, u8 *val)
  98. {
  99. struct pca953x_info *info = dev_get_platdata(dev);
  100. int ret = 0;
  101. if (info->gpio_count <= 8) {
  102. ret = dm_i2c_read(dev, reg, val, 1);
  103. } else if (info->gpio_count <= 16) {
  104. ret = dm_i2c_read(dev, reg << 1, val, info->bank_count);
  105. } else if (info->gpio_count == 40) {
  106. /* Auto increment */
  107. ret = dm_i2c_read(dev, (reg << 3) | 0x80, val,
  108. info->bank_count);
  109. } else {
  110. dev_err(dev, "Unsupported now\n");
  111. return -EINVAL;
  112. }
  113. return ret;
  114. }
  115. static int pca953x_write_regs(struct udevice *dev, int reg, u8 *val)
  116. {
  117. struct pca953x_info *info = dev_get_platdata(dev);
  118. int ret = 0;
  119. if (info->gpio_count <= 8) {
  120. ret = dm_i2c_write(dev, reg, val, 1);
  121. } else if (info->gpio_count <= 16) {
  122. ret = dm_i2c_write(dev, reg << 1, val, info->bank_count);
  123. } else if (info->gpio_count == 40) {
  124. /* Auto increment */
  125. ret = dm_i2c_write(dev, (reg << 3) | 0x80, val, info->bank_count);
  126. } else {
  127. return -EINVAL;
  128. }
  129. return ret;
  130. }
  131. static int pca953x_is_output(struct udevice *dev, int offset)
  132. {
  133. struct pca953x_info *info = dev_get_platdata(dev);
  134. int bank = offset / BANK_SZ;
  135. int off = offset % BANK_SZ;
  136. /*0: output; 1: input */
  137. return !(info->reg_direction[bank] & (1 << off));
  138. }
  139. static int pca953x_get_value(struct udevice *dev, uint offset)
  140. {
  141. int ret;
  142. u8 val = 0;
  143. int off = offset % BANK_SZ;
  144. ret = pca953x_read_single(dev, PCA953X_INPUT, &val, offset);
  145. if (ret)
  146. return ret;
  147. return (val >> off) & 0x1;
  148. }
  149. static int pca953x_set_value(struct udevice *dev, uint offset, int value)
  150. {
  151. struct pca953x_info *info = dev_get_platdata(dev);
  152. int bank = offset / BANK_SZ;
  153. int off = offset % BANK_SZ;
  154. u8 val;
  155. int ret;
  156. if (value)
  157. val = info->reg_output[bank] | (1 << off);
  158. else
  159. val = info->reg_output[bank] & ~(1 << off);
  160. ret = pca953x_write_single(dev, PCA953X_OUTPUT, val, offset);
  161. if (ret)
  162. return ret;
  163. info->reg_output[bank] = val;
  164. return 0;
  165. }
  166. static int pca953x_set_direction(struct udevice *dev, uint offset, int dir)
  167. {
  168. struct pca953x_info *info = dev_get_platdata(dev);
  169. int bank = offset / BANK_SZ;
  170. int off = offset % BANK_SZ;
  171. u8 val;
  172. int ret;
  173. if (dir == PCA953X_DIRECTION_IN)
  174. val = info->reg_direction[bank] | (1 << off);
  175. else
  176. val = info->reg_direction[bank] & ~(1 << off);
  177. ret = pca953x_write_single(dev, PCA953X_DIRECTION, val, offset);
  178. if (ret)
  179. return ret;
  180. info->reg_direction[bank] = val;
  181. return 0;
  182. }
  183. static int pca953x_direction_input(struct udevice *dev, uint offset)
  184. {
  185. return pca953x_set_direction(dev, offset, PCA953X_DIRECTION_IN);
  186. }
  187. static int pca953x_direction_output(struct udevice *dev, uint offset, int value)
  188. {
  189. /* Configure output value. */
  190. pca953x_set_value(dev, offset, value);
  191. /* Configure direction as output. */
  192. pca953x_set_direction(dev, offset, PCA953X_DIRECTION_OUT);
  193. return 0;
  194. }
  195. static int pca953x_get_function(struct udevice *dev, uint offset)
  196. {
  197. if (pca953x_is_output(dev, offset))
  198. return GPIOF_OUTPUT;
  199. else
  200. return GPIOF_INPUT;
  201. }
  202. static int pca953x_xlate(struct udevice *dev, struct gpio_desc *desc,
  203. struct ofnode_phandle_args *args)
  204. {
  205. desc->offset = args->args[0];
  206. desc->flags = args->args[1] & GPIO_ACTIVE_LOW ? GPIOD_ACTIVE_LOW : 0;
  207. return 0;
  208. }
  209. static const struct dm_gpio_ops pca953x_ops = {
  210. .direction_input = pca953x_direction_input,
  211. .direction_output = pca953x_direction_output,
  212. .get_value = pca953x_get_value,
  213. .set_value = pca953x_set_value,
  214. .get_function = pca953x_get_function,
  215. .xlate = pca953x_xlate,
  216. };
  217. static int pca953x_probe(struct udevice *dev)
  218. {
  219. struct pca953x_info *info = dev_get_platdata(dev);
  220. struct gpio_dev_priv *uc_priv = dev_get_uclass_priv(dev);
  221. char name[32], label[8], *str;
  222. int addr;
  223. ulong driver_data;
  224. int ret;
  225. int size;
  226. const u8 *tmp;
  227. u8 val[MAX_BANK];
  228. addr = dev_read_addr(dev);
  229. if (addr == 0)
  230. return -ENODEV;
  231. info->addr = addr;
  232. driver_data = dev_get_driver_data(dev);
  233. info->gpio_count = driver_data & PCA_GPIO_MASK;
  234. if (info->gpio_count > MAX_BANK * BANK_SZ) {
  235. dev_err(dev, "Max support %d pins now\n", MAX_BANK * BANK_SZ);
  236. return -EINVAL;
  237. }
  238. info->chip_type = PCA_CHIP_TYPE(driver_data);
  239. if (info->chip_type != PCA953X_TYPE) {
  240. dev_err(dev, "Only support PCA953X chip type now.\n");
  241. return -EINVAL;
  242. }
  243. info->bank_count = DIV_ROUND_UP(info->gpio_count, BANK_SZ);
  244. ret = pca953x_read_regs(dev, PCA953X_OUTPUT, info->reg_output);
  245. if (ret) {
  246. dev_err(dev, "Error reading output register\n");
  247. return ret;
  248. }
  249. ret = pca953x_read_regs(dev, PCA953X_DIRECTION, info->reg_direction);
  250. if (ret) {
  251. dev_err(dev, "Error reading direction register\n");
  252. return ret;
  253. }
  254. tmp = dev_read_prop(dev, "label", &size);
  255. if (tmp) {
  256. memcpy(label, tmp, sizeof(label) - 1);
  257. label[sizeof(label) - 1] = '\0';
  258. snprintf(name, sizeof(name), "%s@%x_", label, info->addr);
  259. } else {
  260. snprintf(name, sizeof(name), "gpio@%x_", info->addr);
  261. }
  262. /* Clear the polarity registers to no invert */
  263. memset(val, 0, MAX_BANK);
  264. ret = pca953x_write_regs(dev, PCA953X_INVERT, val);
  265. if (ret < 0) {
  266. dev_err(dev, "Error writing invert register\n");
  267. return ret;
  268. }
  269. str = strdup(name);
  270. if (!str)
  271. return -ENOMEM;
  272. uc_priv->bank_name = str;
  273. uc_priv->gpio_count = info->gpio_count;
  274. dev_dbg(dev, "%s is ready\n", str);
  275. return 0;
  276. }
  277. #define OF_953X(__nrgpio, __int) (ulong)(__nrgpio | PCA953X_TYPE | __int)
  278. #define OF_957X(__nrgpio, __int) (ulong)(__nrgpio | PCA957X_TYPE | __int)
  279. static const struct udevice_id pca953x_ids[] = {
  280. { .compatible = "nxp,pca9505", .data = OF_953X(40, PCA_INT), },
  281. { .compatible = "nxp,pca9534", .data = OF_953X(8, PCA_INT), },
  282. { .compatible = "nxp,pca9535", .data = OF_953X(16, PCA_INT), },
  283. { .compatible = "nxp,pca9536", .data = OF_953X(4, 0), },
  284. { .compatible = "nxp,pca9537", .data = OF_953X(4, PCA_INT), },
  285. { .compatible = "nxp,pca9538", .data = OF_953X(8, PCA_INT), },
  286. { .compatible = "nxp,pca9539", .data = OF_953X(16, PCA_INT), },
  287. { .compatible = "nxp,pca9554", .data = OF_953X(8, PCA_INT), },
  288. { .compatible = "nxp,pca9555", .data = OF_953X(16, PCA_INT), },
  289. { .compatible = "nxp,pca9556", .data = OF_953X(8, 0), },
  290. { .compatible = "nxp,pca9557", .data = OF_953X(8, 0), },
  291. { .compatible = "nxp,pca9574", .data = OF_957X(8, PCA_INT), },
  292. { .compatible = "nxp,pca9575", .data = OF_957X(16, PCA_INT), },
  293. { .compatible = "nxp,pca9698", .data = OF_953X(40, 0), },
  294. { .compatible = "maxim,max7310", .data = OF_953X(8, 0), },
  295. { .compatible = "maxim,max7312", .data = OF_953X(16, PCA_INT), },
  296. { .compatible = "maxim,max7313", .data = OF_953X(16, PCA_INT), },
  297. { .compatible = "maxim,max7315", .data = OF_953X(8, PCA_INT), },
  298. { .compatible = "ti,pca6107", .data = OF_953X(8, PCA_INT), },
  299. { .compatible = "ti,tca6408", .data = OF_953X(8, PCA_INT), },
  300. { .compatible = "ti,tca6416", .data = OF_953X(16, PCA_INT), },
  301. { .compatible = "ti,tca6424", .data = OF_953X(24, PCA_INT), },
  302. { .compatible = "onsemi,pca9654", .data = OF_953X(8, PCA_INT), },
  303. { .compatible = "exar,xra1202", .data = OF_953X(8, 0), },
  304. { }
  305. };
  306. U_BOOT_DRIVER(pca953x) = {
  307. .name = "pca953x",
  308. .id = UCLASS_GPIO,
  309. .ops = &pca953x_ops,
  310. .probe = pca953x_probe,
  311. .platdata_auto_alloc_size = sizeof(struct pca953x_info),
  312. .of_match = pca953x_ids,
  313. };