zynq_spi.c 8.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330
  1. /*
  2. * (C) Copyright 2013 Inc.
  3. * (C) Copyright 2015 Jagan Teki <jteki@openedev.com>
  4. *
  5. * Xilinx Zynq PS SPI controller driver (master mode only)
  6. *
  7. * SPDX-License-Identifier: GPL-2.0+
  8. */
  9. #include <config.h>
  10. #include <common.h>
  11. #include <dm.h>
  12. #include <errno.h>
  13. #include <malloc.h>
  14. #include <spi.h>
  15. #include <fdtdec.h>
  16. #include <asm/io.h>
  17. #include <asm/arch/hardware.h>
  18. DECLARE_GLOBAL_DATA_PTR;
  19. /* zynq spi register bit masks ZYNQ_SPI_<REG>_<BIT>_MASK */
  20. #define ZYNQ_SPI_CR_MSA_MASK (1 << 15) /* Manual start enb */
  21. #define ZYNQ_SPI_CR_MCS_MASK (1 << 14) /* Manual chip select */
  22. #define ZYNQ_SPI_CR_CS_MASK (0xF << 10) /* Chip select */
  23. #define ZYNQ_SPI_CR_BRD_MASK (0x7 << 3) /* Baud rate div */
  24. #define ZYNQ_SPI_CR_CPHA_MASK (1 << 2) /* Clock phase */
  25. #define ZYNQ_SPI_CR_CPOL_MASK (1 << 1) /* Clock polarity */
  26. #define ZYNQ_SPI_CR_MSTREN_MASK (1 << 0) /* Mode select */
  27. #define ZYNQ_SPI_IXR_RXNEMPTY_MASK (1 << 4) /* RX_FIFO_not_empty */
  28. #define ZYNQ_SPI_IXR_TXOW_MASK (1 << 2) /* TX_FIFO_not_full */
  29. #define ZYNQ_SPI_IXR_ALL_MASK 0x7F /* All IXR bits */
  30. #define ZYNQ_SPI_ENR_SPI_EN_MASK (1 << 0) /* SPI Enable */
  31. #define ZYNQ_SPI_CR_BAUD_MAX 8 /* Baud rate divisor max val */
  32. #define ZYNQ_SPI_CR_BAUD_SHIFT 3 /* Baud rate divisor shift */
  33. #define ZYNQ_SPI_CR_SS_SHIFT 10 /* Slave select shift */
  34. #define ZYNQ_SPI_FIFO_DEPTH 128
  35. #ifndef CONFIG_SYS_ZYNQ_SPI_WAIT
  36. #define CONFIG_SYS_ZYNQ_SPI_WAIT (CONFIG_SYS_HZ/100) /* 10 ms */
  37. #endif
  38. /* zynq spi register set */
  39. struct zynq_spi_regs {
  40. u32 cr; /* 0x00 */
  41. u32 isr; /* 0x04 */
  42. u32 ier; /* 0x08 */
  43. u32 idr; /* 0x0C */
  44. u32 imr; /* 0x10 */
  45. u32 enr; /* 0x14 */
  46. u32 dr; /* 0x18 */
  47. u32 txdr; /* 0x1C */
  48. u32 rxdr; /* 0x20 */
  49. };
  50. /* zynq spi platform data */
  51. struct zynq_spi_platdata {
  52. struct zynq_spi_regs *regs;
  53. u32 frequency; /* input frequency */
  54. u32 speed_hz;
  55. };
  56. /* zynq spi priv */
  57. struct zynq_spi_priv {
  58. struct zynq_spi_regs *regs;
  59. u8 mode;
  60. u8 fifo_depth;
  61. u32 freq; /* required frequency */
  62. };
  63. static int zynq_spi_ofdata_to_platdata(struct udevice *bus)
  64. {
  65. struct zynq_spi_platdata *plat = bus->platdata;
  66. const void *blob = gd->fdt_blob;
  67. int node = bus->of_offset;
  68. plat->regs = (struct zynq_spi_regs *)dev_get_addr(bus);
  69. /* FIXME: Use 250MHz as a suitable default */
  70. plat->frequency = fdtdec_get_int(blob, node, "spi-max-frequency",
  71. 250000000);
  72. plat->speed_hz = plat->frequency / 2;
  73. debug("%s: regs=%p max-frequency=%d\n", __func__,
  74. plat->regs, plat->frequency);
  75. return 0;
  76. }
  77. static void zynq_spi_init_hw(struct zynq_spi_priv *priv)
  78. {
  79. struct zynq_spi_regs *regs = priv->regs;
  80. u32 confr;
  81. /* Disable SPI */
  82. writel(~ZYNQ_SPI_ENR_SPI_EN_MASK, &regs->enr);
  83. /* Disable Interrupts */
  84. writel(ZYNQ_SPI_IXR_ALL_MASK, &regs->idr);
  85. /* Clear RX FIFO */
  86. while (readl(&regs->isr) &
  87. ZYNQ_SPI_IXR_RXNEMPTY_MASK)
  88. readl(&regs->rxdr);
  89. /* Clear Interrupts */
  90. writel(ZYNQ_SPI_IXR_ALL_MASK, &regs->isr);
  91. /* Manual slave select and Auto start */
  92. confr = ZYNQ_SPI_CR_MCS_MASK | ZYNQ_SPI_CR_CS_MASK |
  93. ZYNQ_SPI_CR_MSTREN_MASK;
  94. confr &= ~ZYNQ_SPI_CR_MSA_MASK;
  95. writel(confr, &regs->cr);
  96. /* Enable SPI */
  97. writel(ZYNQ_SPI_ENR_SPI_EN_MASK, &regs->enr);
  98. }
  99. static int zynq_spi_probe(struct udevice *bus)
  100. {
  101. struct zynq_spi_platdata *plat = dev_get_platdata(bus);
  102. struct zynq_spi_priv *priv = dev_get_priv(bus);
  103. priv->regs = plat->regs;
  104. priv->fifo_depth = ZYNQ_SPI_FIFO_DEPTH;
  105. /* init the zynq spi hw */
  106. zynq_spi_init_hw(priv);
  107. return 0;
  108. }
  109. static void spi_cs_activate(struct udevice *dev, uint cs)
  110. {
  111. struct udevice *bus = dev->parent;
  112. struct zynq_spi_priv *priv = dev_get_priv(bus);
  113. struct zynq_spi_regs *regs = priv->regs;
  114. u32 cr;
  115. clrbits_le32(&regs->cr, ZYNQ_SPI_CR_CS_MASK);
  116. cr = readl(&regs->cr);
  117. /*
  118. * CS cal logic: CS[13:10]
  119. * xxx0 - cs0
  120. * xx01 - cs1
  121. * x011 - cs2
  122. */
  123. cr |= (~(0x1 << cs) << ZYNQ_SPI_CR_SS_SHIFT) & ZYNQ_SPI_CR_CS_MASK;
  124. writel(cr, &regs->cr);
  125. }
  126. static void spi_cs_deactivate(struct udevice *dev)
  127. {
  128. struct udevice *bus = dev->parent;
  129. struct zynq_spi_priv *priv = dev_get_priv(bus);
  130. struct zynq_spi_regs *regs = priv->regs;
  131. setbits_le32(&regs->cr, ZYNQ_SPI_CR_CS_MASK);
  132. }
  133. static int zynq_spi_claim_bus(struct udevice *dev)
  134. {
  135. struct udevice *bus = dev->parent;
  136. struct zynq_spi_priv *priv = dev_get_priv(bus);
  137. struct zynq_spi_regs *regs = priv->regs;
  138. writel(ZYNQ_SPI_ENR_SPI_EN_MASK, &regs->enr);
  139. return 0;
  140. }
  141. static int zynq_spi_release_bus(struct udevice *dev)
  142. {
  143. struct udevice *bus = dev->parent;
  144. struct zynq_spi_priv *priv = dev_get_priv(bus);
  145. struct zynq_spi_regs *regs = priv->regs;
  146. writel(~ZYNQ_SPI_ENR_SPI_EN_MASK, &regs->enr);
  147. return 0;
  148. }
  149. static int zynq_spi_xfer(struct udevice *dev, unsigned int bitlen,
  150. const void *dout, void *din, unsigned long flags)
  151. {
  152. struct udevice *bus = dev->parent;
  153. struct zynq_spi_priv *priv = dev_get_priv(bus);
  154. struct zynq_spi_regs *regs = priv->regs;
  155. struct dm_spi_slave_platdata *slave_plat = dev_get_parent_platdata(dev);
  156. u32 len = bitlen / 8;
  157. u32 tx_len = len, rx_len = len, tx_tvl;
  158. const u8 *tx_buf = dout;
  159. u8 *rx_buf = din, buf;
  160. u32 ts, status;
  161. debug("spi_xfer: bus:%i cs:%i bitlen:%i len:%i flags:%lx\n",
  162. bus->seq, slave_plat->cs, bitlen, len, flags);
  163. if (bitlen % 8) {
  164. debug("spi_xfer: Non byte aligned SPI transfer\n");
  165. return -1;
  166. }
  167. if (flags & SPI_XFER_BEGIN)
  168. spi_cs_activate(dev, slave_plat->cs);
  169. while (rx_len > 0) {
  170. /* Write the data into TX FIFO - tx threshold is fifo_depth */
  171. tx_tvl = 0;
  172. while ((tx_tvl < priv->fifo_depth) && tx_len) {
  173. if (tx_buf)
  174. buf = *tx_buf++;
  175. else
  176. buf = 0;
  177. writel(buf, &regs->txdr);
  178. tx_len--;
  179. tx_tvl++;
  180. }
  181. /* Check TX FIFO completion */
  182. ts = get_timer(0);
  183. status = readl(&regs->isr);
  184. while (!(status & ZYNQ_SPI_IXR_TXOW_MASK)) {
  185. if (get_timer(ts) > CONFIG_SYS_ZYNQ_SPI_WAIT) {
  186. printf("spi_xfer: Timeout! TX FIFO not full\n");
  187. return -1;
  188. }
  189. status = readl(&regs->isr);
  190. }
  191. /* Read the data from RX FIFO */
  192. status = readl(&regs->isr);
  193. while (status & ZYNQ_SPI_IXR_RXNEMPTY_MASK) {
  194. buf = readl(&regs->rxdr);
  195. if (rx_buf)
  196. *rx_buf++ = buf;
  197. status = readl(&regs->isr);
  198. rx_len--;
  199. }
  200. }
  201. if (flags & SPI_XFER_END)
  202. spi_cs_deactivate(dev);
  203. return 0;
  204. }
  205. static int zynq_spi_set_speed(struct udevice *bus, uint speed)
  206. {
  207. struct zynq_spi_platdata *plat = bus->platdata;
  208. struct zynq_spi_priv *priv = dev_get_priv(bus);
  209. struct zynq_spi_regs *regs = priv->regs;
  210. uint32_t confr;
  211. u8 baud_rate_val = 0;
  212. if (speed > plat->frequency)
  213. speed = plat->frequency;
  214. /* Set the clock frequency */
  215. confr = readl(&regs->cr);
  216. if (speed == 0) {
  217. /* Set baudrate x8, if the freq is 0 */
  218. baud_rate_val = 0x2;
  219. } else if (plat->speed_hz != speed) {
  220. while ((baud_rate_val < ZYNQ_SPI_CR_BAUD_MAX) &&
  221. ((plat->frequency /
  222. (2 << baud_rate_val)) > speed))
  223. baud_rate_val++;
  224. plat->speed_hz = speed / (2 << baud_rate_val);
  225. }
  226. confr &= ~ZYNQ_SPI_CR_BRD_MASK;
  227. confr |= (baud_rate_val << ZYNQ_SPI_CR_BAUD_SHIFT);
  228. writel(confr, &regs->cr);
  229. priv->freq = speed;
  230. debug("zynq_spi_set_speed: regs=%p, speed=%d\n",
  231. priv->regs, priv->freq);
  232. return 0;
  233. }
  234. static int zynq_spi_set_mode(struct udevice *bus, uint mode)
  235. {
  236. struct zynq_spi_priv *priv = dev_get_priv(bus);
  237. struct zynq_spi_regs *regs = priv->regs;
  238. uint32_t confr;
  239. /* Set the SPI Clock phase and polarities */
  240. confr = readl(&regs->cr);
  241. confr &= ~(ZYNQ_SPI_CR_CPHA_MASK | ZYNQ_SPI_CR_CPOL_MASK);
  242. if (mode & SPI_CPHA)
  243. confr |= ZYNQ_SPI_CR_CPHA_MASK;
  244. if (mode & SPI_CPOL)
  245. confr |= ZYNQ_SPI_CR_CPOL_MASK;
  246. writel(confr, &regs->cr);
  247. priv->mode = mode;
  248. debug("zynq_spi_set_mode: regs=%p, mode=%d\n", priv->regs, priv->mode);
  249. return 0;
  250. }
  251. static const struct dm_spi_ops zynq_spi_ops = {
  252. .claim_bus = zynq_spi_claim_bus,
  253. .release_bus = zynq_spi_release_bus,
  254. .xfer = zynq_spi_xfer,
  255. .set_speed = zynq_spi_set_speed,
  256. .set_mode = zynq_spi_set_mode,
  257. };
  258. static const struct udevice_id zynq_spi_ids[] = {
  259. { .compatible = "xlnx,zynq-spi-r1p6" },
  260. { }
  261. };
  262. U_BOOT_DRIVER(zynq_spi) = {
  263. .name = "zynq_spi",
  264. .id = UCLASS_SPI,
  265. .of_match = zynq_spi_ids,
  266. .ops = &zynq_spi_ops,
  267. .ofdata_to_platdata = zynq_spi_ofdata_to_platdata,
  268. .platdata_auto_alloc_size = sizeof(struct zynq_spi_platdata),
  269. .priv_auto_alloc_size = sizeof(struct zynq_spi_priv),
  270. .probe = zynq_spi_probe,
  271. };