omap_hsmmc.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903
  1. /*
  2. * (C) Copyright 2008
  3. * Texas Instruments, <www.ti.com>
  4. * Sukumar Ghorai <s-ghorai@ti.com>
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation's version 2 of
  12. * the License.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #include <config.h>
  25. #include <common.h>
  26. #include <malloc.h>
  27. #include <mmc.h>
  28. #include <part.h>
  29. #include <i2c.h>
  30. #include <twl4030.h>
  31. #include <twl6030.h>
  32. #include <palmas.h>
  33. #include <asm/io.h>
  34. #include <asm/arch/mmc_host_def.h>
  35. #if !defined(CONFIG_SOC_KEYSTONE)
  36. #include <asm/gpio.h>
  37. #include <asm/arch/sys_proto.h>
  38. #endif
  39. #ifdef CONFIG_MMC_OMAP36XX_PINS
  40. #include <asm/arch/mux.h>
  41. #endif
  42. #include <dm.h>
  43. DECLARE_GLOBAL_DATA_PTR;
  44. /* simplify defines to OMAP_HSMMC_USE_GPIO */
  45. #if (defined(CONFIG_OMAP_GPIO) && !defined(CONFIG_SPL_BUILD)) || \
  46. (defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_GPIO_SUPPORT))
  47. #define OMAP_HSMMC_USE_GPIO
  48. #else
  49. #undef OMAP_HSMMC_USE_GPIO
  50. #endif
  51. /* common definitions for all OMAPs */
  52. #define SYSCTL_SRC (1 << 25)
  53. #define SYSCTL_SRD (1 << 26)
  54. struct omap_hsmmc_plat {
  55. struct mmc_config cfg;
  56. struct mmc mmc;
  57. };
  58. struct omap2_mmc_platform_config {
  59. u32 reg_offset;
  60. };
  61. struct omap_hsmmc_data {
  62. struct hsmmc *base_addr;
  63. #ifndef CONFIG_DM_MMC
  64. struct mmc_config cfg;
  65. #endif
  66. #ifdef OMAP_HSMMC_USE_GPIO
  67. #ifdef CONFIG_DM_MMC
  68. struct gpio_desc cd_gpio; /* Change Detect GPIO */
  69. struct gpio_desc wp_gpio; /* Write Protect GPIO */
  70. bool cd_inverted;
  71. #else
  72. int cd_gpio;
  73. int wp_gpio;
  74. #endif
  75. #endif
  76. };
  77. /* If we fail after 1 second wait, something is really bad */
  78. #define MAX_RETRY_MS 1000
  79. static int mmc_read_data(struct hsmmc *mmc_base, char *buf, unsigned int size);
  80. static int mmc_write_data(struct hsmmc *mmc_base, const char *buf,
  81. unsigned int siz);
  82. static inline struct omap_hsmmc_data *omap_hsmmc_get_data(struct mmc *mmc)
  83. {
  84. #ifdef CONFIG_DM_MMC
  85. return dev_get_priv(mmc->dev);
  86. #else
  87. return (struct omap_hsmmc_data *)mmc->priv;
  88. #endif
  89. }
  90. static inline struct mmc_config *omap_hsmmc_get_cfg(struct mmc *mmc)
  91. {
  92. #ifdef CONFIG_DM_MMC
  93. struct omap_hsmmc_plat *plat = dev_get_platdata(mmc->dev);
  94. return &plat->cfg;
  95. #else
  96. return &((struct omap_hsmmc_data *)mmc->priv)->cfg;
  97. #endif
  98. }
  99. #if defined(OMAP_HSMMC_USE_GPIO) && !defined(CONFIG_DM_MMC)
  100. static int omap_mmc_setup_gpio_in(int gpio, const char *label)
  101. {
  102. int ret;
  103. #ifndef CONFIG_DM_GPIO
  104. if (!gpio_is_valid(gpio))
  105. return -1;
  106. #endif
  107. ret = gpio_request(gpio, label);
  108. if (ret)
  109. return ret;
  110. ret = gpio_direction_input(gpio);
  111. if (ret)
  112. return ret;
  113. return gpio;
  114. }
  115. #endif
  116. static unsigned char mmc_board_init(struct mmc *mmc)
  117. {
  118. #if defined(CONFIG_OMAP34XX)
  119. struct mmc_config *cfg = omap_hsmmc_get_cfg(mmc);
  120. t2_t *t2_base = (t2_t *)T2_BASE;
  121. struct prcm *prcm_base = (struct prcm *)PRCM_BASE;
  122. u32 pbias_lite;
  123. #ifdef CONFIG_MMC_OMAP36XX_PINS
  124. u32 wkup_ctrl = readl(OMAP34XX_CTRL_WKUP_CTRL);
  125. #endif
  126. pbias_lite = readl(&t2_base->pbias_lite);
  127. pbias_lite &= ~(PBIASLITEPWRDNZ1 | PBIASLITEPWRDNZ0);
  128. #ifdef CONFIG_TARGET_OMAP3_CAIRO
  129. /* for cairo board, we need to set up 1.8 Volt bias level on MMC1 */
  130. pbias_lite &= ~PBIASLITEVMODE0;
  131. #endif
  132. #ifdef CONFIG_MMC_OMAP36XX_PINS
  133. if (get_cpu_family() == CPU_OMAP36XX) {
  134. /* Disable extended drain IO before changing PBIAS */
  135. wkup_ctrl &= ~OMAP34XX_CTRL_WKUP_CTRL_GPIO_IO_PWRDNZ;
  136. writel(wkup_ctrl, OMAP34XX_CTRL_WKUP_CTRL);
  137. }
  138. #endif
  139. writel(pbias_lite, &t2_base->pbias_lite);
  140. writel(pbias_lite | PBIASLITEPWRDNZ1 |
  141. PBIASSPEEDCTRL0 | PBIASLITEPWRDNZ0,
  142. &t2_base->pbias_lite);
  143. #ifdef CONFIG_MMC_OMAP36XX_PINS
  144. if (get_cpu_family() == CPU_OMAP36XX)
  145. /* Enable extended drain IO after changing PBIAS */
  146. writel(wkup_ctrl |
  147. OMAP34XX_CTRL_WKUP_CTRL_GPIO_IO_PWRDNZ,
  148. OMAP34XX_CTRL_WKUP_CTRL);
  149. #endif
  150. writel(readl(&t2_base->devconf0) | MMCSDIO1ADPCLKISEL,
  151. &t2_base->devconf0);
  152. writel(readl(&t2_base->devconf1) | MMCSDIO2ADPCLKISEL,
  153. &t2_base->devconf1);
  154. /* Change from default of 52MHz to 26MHz if necessary */
  155. if (!(cfg->host_caps & MMC_MODE_HS_52MHz))
  156. writel(readl(&t2_base->ctl_prog_io1) & ~CTLPROGIO1SPEEDCTRL,
  157. &t2_base->ctl_prog_io1);
  158. writel(readl(&prcm_base->fclken1_core) |
  159. EN_MMC1 | EN_MMC2 | EN_MMC3,
  160. &prcm_base->fclken1_core);
  161. writel(readl(&prcm_base->iclken1_core) |
  162. EN_MMC1 | EN_MMC2 | EN_MMC3,
  163. &prcm_base->iclken1_core);
  164. #endif
  165. #if defined(CONFIG_OMAP54XX) || defined(CONFIG_OMAP44XX)
  166. /* PBIAS config needed for MMC1 only */
  167. if (mmc_get_blk_desc(mmc)->devnum == 0)
  168. vmmc_pbias_config(LDO_VOLT_3V0);
  169. #endif
  170. return 0;
  171. }
  172. void mmc_init_stream(struct hsmmc *mmc_base)
  173. {
  174. ulong start;
  175. writel(readl(&mmc_base->con) | INIT_INITSTREAM, &mmc_base->con);
  176. writel(MMC_CMD0, &mmc_base->cmd);
  177. start = get_timer(0);
  178. while (!(readl(&mmc_base->stat) & CC_MASK)) {
  179. if (get_timer(0) - start > MAX_RETRY_MS) {
  180. printf("%s: timedout waiting for cc!\n", __func__);
  181. return;
  182. }
  183. }
  184. writel(CC_MASK, &mmc_base->stat)
  185. ;
  186. writel(MMC_CMD0, &mmc_base->cmd)
  187. ;
  188. start = get_timer(0);
  189. while (!(readl(&mmc_base->stat) & CC_MASK)) {
  190. if (get_timer(0) - start > MAX_RETRY_MS) {
  191. printf("%s: timedout waiting for cc2!\n", __func__);
  192. return;
  193. }
  194. }
  195. writel(readl(&mmc_base->con) & ~INIT_INITSTREAM, &mmc_base->con);
  196. }
  197. static int omap_hsmmc_init_setup(struct mmc *mmc)
  198. {
  199. struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc);
  200. struct hsmmc *mmc_base;
  201. unsigned int reg_val;
  202. unsigned int dsor;
  203. ulong start;
  204. mmc_base = priv->base_addr;
  205. mmc_board_init(mmc);
  206. writel(readl(&mmc_base->sysconfig) | MMC_SOFTRESET,
  207. &mmc_base->sysconfig);
  208. start = get_timer(0);
  209. while ((readl(&mmc_base->sysstatus) & RESETDONE) == 0) {
  210. if (get_timer(0) - start > MAX_RETRY_MS) {
  211. printf("%s: timedout waiting for cc2!\n", __func__);
  212. return -ETIMEDOUT;
  213. }
  214. }
  215. writel(readl(&mmc_base->sysctl) | SOFTRESETALL, &mmc_base->sysctl);
  216. start = get_timer(0);
  217. while ((readl(&mmc_base->sysctl) & SOFTRESETALL) != 0x0) {
  218. if (get_timer(0) - start > MAX_RETRY_MS) {
  219. printf("%s: timedout waiting for softresetall!\n",
  220. __func__);
  221. return -ETIMEDOUT;
  222. }
  223. }
  224. writel(DTW_1_BITMODE | SDBP_PWROFF | SDVS_3V0, &mmc_base->hctl);
  225. writel(readl(&mmc_base->capa) | VS30_3V0SUP | VS18_1V8SUP,
  226. &mmc_base->capa);
  227. reg_val = readl(&mmc_base->con) & RESERVED_MASK;
  228. writel(CTPL_MMC_SD | reg_val | WPP_ACTIVEHIGH | CDP_ACTIVEHIGH |
  229. MIT_CTO | DW8_1_4BITMODE | MODE_FUNC | STR_BLOCK |
  230. HR_NOHOSTRESP | INIT_NOINIT | NOOPENDRAIN, &mmc_base->con);
  231. dsor = 240;
  232. mmc_reg_out(&mmc_base->sysctl, (ICE_MASK | DTO_MASK | CEN_MASK),
  233. (ICE_STOP | DTO_15THDTO | CEN_DISABLE));
  234. mmc_reg_out(&mmc_base->sysctl, ICE_MASK | CLKD_MASK,
  235. (dsor << CLKD_OFFSET) | ICE_OSCILLATE);
  236. start = get_timer(0);
  237. while ((readl(&mmc_base->sysctl) & ICS_MASK) == ICS_NOTREADY) {
  238. if (get_timer(0) - start > MAX_RETRY_MS) {
  239. printf("%s: timedout waiting for ics!\n", __func__);
  240. return -ETIMEDOUT;
  241. }
  242. }
  243. writel(readl(&mmc_base->sysctl) | CEN_ENABLE, &mmc_base->sysctl);
  244. writel(readl(&mmc_base->hctl) | SDBP_PWRON, &mmc_base->hctl);
  245. writel(IE_BADA | IE_CERR | IE_DEB | IE_DCRC | IE_DTO | IE_CIE |
  246. IE_CEB | IE_CCRC | IE_CTO | IE_BRR | IE_BWR | IE_TC | IE_CC,
  247. &mmc_base->ie);
  248. mmc_init_stream(mmc_base);
  249. return 0;
  250. }
  251. /*
  252. * MMC controller internal finite state machine reset
  253. *
  254. * Used to reset command or data internal state machines, using respectively
  255. * SRC or SRD bit of SYSCTL register
  256. */
  257. static void mmc_reset_controller_fsm(struct hsmmc *mmc_base, u32 bit)
  258. {
  259. ulong start;
  260. mmc_reg_out(&mmc_base->sysctl, bit, bit);
  261. /*
  262. * CMD(DAT) lines reset procedures are slightly different
  263. * for OMAP3 and OMAP4(AM335x,OMAP5,DRA7xx).
  264. * According to OMAP3 TRM:
  265. * Set SRC(SRD) bit in MMCHS_SYSCTL register to 0x1 and wait until it
  266. * returns to 0x0.
  267. * According to OMAP4(AM335x,OMAP5,DRA7xx) TRMs, CMD(DATA) lines reset
  268. * procedure steps must be as follows:
  269. * 1. Initiate CMD(DAT) line reset by writing 0x1 to SRC(SRD) bit in
  270. * MMCHS_SYSCTL register (SD_SYSCTL for AM335x).
  271. * 2. Poll the SRC(SRD) bit until it is set to 0x1.
  272. * 3. Wait until the SRC (SRD) bit returns to 0x0
  273. * (reset procedure is completed).
  274. */
  275. #if defined(CONFIG_OMAP44XX) || defined(CONFIG_OMAP54XX) || \
  276. defined(CONFIG_AM33XX) || defined(CONFIG_AM43XX)
  277. if (!(readl(&mmc_base->sysctl) & bit)) {
  278. start = get_timer(0);
  279. while (!(readl(&mmc_base->sysctl) & bit)) {
  280. if (get_timer(0) - start > MAX_RETRY_MS)
  281. return;
  282. }
  283. }
  284. #endif
  285. start = get_timer(0);
  286. while ((readl(&mmc_base->sysctl) & bit) != 0) {
  287. if (get_timer(0) - start > MAX_RETRY_MS) {
  288. printf("%s: timedout waiting for sysctl %x to clear\n",
  289. __func__, bit);
  290. return;
  291. }
  292. }
  293. }
  294. static int omap_hsmmc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd,
  295. struct mmc_data *data)
  296. {
  297. struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc);
  298. struct hsmmc *mmc_base;
  299. unsigned int flags, mmc_stat;
  300. ulong start;
  301. mmc_base = priv->base_addr;
  302. start = get_timer(0);
  303. while ((readl(&mmc_base->pstate) & (DATI_MASK | CMDI_MASK)) != 0) {
  304. if (get_timer(0) - start > MAX_RETRY_MS) {
  305. printf("%s: timedout waiting on cmd inhibit to clear\n",
  306. __func__);
  307. return -ETIMEDOUT;
  308. }
  309. }
  310. writel(0xFFFFFFFF, &mmc_base->stat);
  311. start = get_timer(0);
  312. while (readl(&mmc_base->stat)) {
  313. if (get_timer(0) - start > MAX_RETRY_MS) {
  314. printf("%s: timedout waiting for STAT (%x) to clear\n",
  315. __func__, readl(&mmc_base->stat));
  316. return -ETIMEDOUT;
  317. }
  318. }
  319. /*
  320. * CMDREG
  321. * CMDIDX[13:8] : Command index
  322. * DATAPRNT[5] : Data Present Select
  323. * ENCMDIDX[4] : Command Index Check Enable
  324. * ENCMDCRC[3] : Command CRC Check Enable
  325. * RSPTYP[1:0]
  326. * 00 = No Response
  327. * 01 = Length 136
  328. * 10 = Length 48
  329. * 11 = Length 48 Check busy after response
  330. */
  331. /* Delay added before checking the status of frq change
  332. * retry not supported by mmc.c(core file)
  333. */
  334. if (cmd->cmdidx == SD_CMD_APP_SEND_SCR)
  335. udelay(50000); /* wait 50 ms */
  336. if (!(cmd->resp_type & MMC_RSP_PRESENT))
  337. flags = 0;
  338. else if (cmd->resp_type & MMC_RSP_136)
  339. flags = RSP_TYPE_LGHT136 | CICE_NOCHECK;
  340. else if (cmd->resp_type & MMC_RSP_BUSY)
  341. flags = RSP_TYPE_LGHT48B;
  342. else
  343. flags = RSP_TYPE_LGHT48;
  344. /* enable default flags */
  345. flags = flags | (CMD_TYPE_NORMAL | CICE_NOCHECK | CCCE_NOCHECK |
  346. MSBS_SGLEBLK | ACEN_DISABLE | BCE_DISABLE | DE_DISABLE);
  347. if (cmd->resp_type & MMC_RSP_CRC)
  348. flags |= CCCE_CHECK;
  349. if (cmd->resp_type & MMC_RSP_OPCODE)
  350. flags |= CICE_CHECK;
  351. if (data) {
  352. if ((cmd->cmdidx == MMC_CMD_READ_MULTIPLE_BLOCK) ||
  353. (cmd->cmdidx == MMC_CMD_WRITE_MULTIPLE_BLOCK)) {
  354. flags |= (MSBS_MULTIBLK | BCE_ENABLE);
  355. data->blocksize = 512;
  356. writel(data->blocksize | (data->blocks << 16),
  357. &mmc_base->blk);
  358. } else
  359. writel(data->blocksize | NBLK_STPCNT, &mmc_base->blk);
  360. if (data->flags & MMC_DATA_READ)
  361. flags |= (DP_DATA | DDIR_READ);
  362. else
  363. flags |= (DP_DATA | DDIR_WRITE);
  364. }
  365. writel(cmd->cmdarg, &mmc_base->arg);
  366. udelay(20); /* To fix "No status update" error on eMMC */
  367. writel((cmd->cmdidx << 24) | flags, &mmc_base->cmd);
  368. start = get_timer(0);
  369. do {
  370. mmc_stat = readl(&mmc_base->stat);
  371. if (get_timer(0) - start > MAX_RETRY_MS) {
  372. printf("%s : timeout: No status update\n", __func__);
  373. return -ETIMEDOUT;
  374. }
  375. } while (!mmc_stat);
  376. if ((mmc_stat & IE_CTO) != 0) {
  377. mmc_reset_controller_fsm(mmc_base, SYSCTL_SRC);
  378. return -ETIMEDOUT;
  379. } else if ((mmc_stat & ERRI_MASK) != 0)
  380. return -1;
  381. if (mmc_stat & CC_MASK) {
  382. writel(CC_MASK, &mmc_base->stat);
  383. if (cmd->resp_type & MMC_RSP_PRESENT) {
  384. if (cmd->resp_type & MMC_RSP_136) {
  385. /* response type 2 */
  386. cmd->response[3] = readl(&mmc_base->rsp10);
  387. cmd->response[2] = readl(&mmc_base->rsp32);
  388. cmd->response[1] = readl(&mmc_base->rsp54);
  389. cmd->response[0] = readl(&mmc_base->rsp76);
  390. } else
  391. /* response types 1, 1b, 3, 4, 5, 6 */
  392. cmd->response[0] = readl(&mmc_base->rsp10);
  393. }
  394. }
  395. if (data && (data->flags & MMC_DATA_READ)) {
  396. mmc_read_data(mmc_base, data->dest,
  397. data->blocksize * data->blocks);
  398. } else if (data && (data->flags & MMC_DATA_WRITE)) {
  399. mmc_write_data(mmc_base, data->src,
  400. data->blocksize * data->blocks);
  401. }
  402. return 0;
  403. }
  404. static int mmc_read_data(struct hsmmc *mmc_base, char *buf, unsigned int size)
  405. {
  406. unsigned int *output_buf = (unsigned int *)buf;
  407. unsigned int mmc_stat;
  408. unsigned int count;
  409. /*
  410. * Start Polled Read
  411. */
  412. count = (size > MMCSD_SECTOR_SIZE) ? MMCSD_SECTOR_SIZE : size;
  413. count /= 4;
  414. while (size) {
  415. ulong start = get_timer(0);
  416. do {
  417. mmc_stat = readl(&mmc_base->stat);
  418. if (get_timer(0) - start > MAX_RETRY_MS) {
  419. printf("%s: timedout waiting for status!\n",
  420. __func__);
  421. return -ETIMEDOUT;
  422. }
  423. } while (mmc_stat == 0);
  424. if ((mmc_stat & (IE_DTO | IE_DCRC | IE_DEB)) != 0)
  425. mmc_reset_controller_fsm(mmc_base, SYSCTL_SRD);
  426. if ((mmc_stat & ERRI_MASK) != 0)
  427. return 1;
  428. if (mmc_stat & BRR_MASK) {
  429. unsigned int k;
  430. writel(readl(&mmc_base->stat) | BRR_MASK,
  431. &mmc_base->stat);
  432. for (k = 0; k < count; k++) {
  433. *output_buf = readl(&mmc_base->data);
  434. output_buf++;
  435. }
  436. size -= (count*4);
  437. }
  438. if (mmc_stat & BWR_MASK)
  439. writel(readl(&mmc_base->stat) | BWR_MASK,
  440. &mmc_base->stat);
  441. if (mmc_stat & TC_MASK) {
  442. writel(readl(&mmc_base->stat) | TC_MASK,
  443. &mmc_base->stat);
  444. break;
  445. }
  446. }
  447. return 0;
  448. }
  449. static int mmc_write_data(struct hsmmc *mmc_base, const char *buf,
  450. unsigned int size)
  451. {
  452. unsigned int *input_buf = (unsigned int *)buf;
  453. unsigned int mmc_stat;
  454. unsigned int count;
  455. /*
  456. * Start Polled Write
  457. */
  458. count = (size > MMCSD_SECTOR_SIZE) ? MMCSD_SECTOR_SIZE : size;
  459. count /= 4;
  460. while (size) {
  461. ulong start = get_timer(0);
  462. do {
  463. mmc_stat = readl(&mmc_base->stat);
  464. if (get_timer(0) - start > MAX_RETRY_MS) {
  465. printf("%s: timedout waiting for status!\n",
  466. __func__);
  467. return -ETIMEDOUT;
  468. }
  469. } while (mmc_stat == 0);
  470. if ((mmc_stat & (IE_DTO | IE_DCRC | IE_DEB)) != 0)
  471. mmc_reset_controller_fsm(mmc_base, SYSCTL_SRD);
  472. if ((mmc_stat & ERRI_MASK) != 0)
  473. return 1;
  474. if (mmc_stat & BWR_MASK) {
  475. unsigned int k;
  476. writel(readl(&mmc_base->stat) | BWR_MASK,
  477. &mmc_base->stat);
  478. for (k = 0; k < count; k++) {
  479. writel(*input_buf, &mmc_base->data);
  480. input_buf++;
  481. }
  482. size -= (count*4);
  483. }
  484. if (mmc_stat & BRR_MASK)
  485. writel(readl(&mmc_base->stat) | BRR_MASK,
  486. &mmc_base->stat);
  487. if (mmc_stat & TC_MASK) {
  488. writel(readl(&mmc_base->stat) | TC_MASK,
  489. &mmc_base->stat);
  490. break;
  491. }
  492. }
  493. return 0;
  494. }
  495. static int omap_hsmmc_set_ios(struct mmc *mmc)
  496. {
  497. struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc);
  498. struct hsmmc *mmc_base;
  499. unsigned int dsor = 0;
  500. ulong start;
  501. mmc_base = priv->base_addr;
  502. /* configue bus width */
  503. switch (mmc->bus_width) {
  504. case 8:
  505. writel(readl(&mmc_base->con) | DTW_8_BITMODE,
  506. &mmc_base->con);
  507. break;
  508. case 4:
  509. writel(readl(&mmc_base->con) & ~DTW_8_BITMODE,
  510. &mmc_base->con);
  511. writel(readl(&mmc_base->hctl) | DTW_4_BITMODE,
  512. &mmc_base->hctl);
  513. break;
  514. case 1:
  515. default:
  516. writel(readl(&mmc_base->con) & ~DTW_8_BITMODE,
  517. &mmc_base->con);
  518. writel(readl(&mmc_base->hctl) & ~DTW_4_BITMODE,
  519. &mmc_base->hctl);
  520. break;
  521. }
  522. /* configure clock with 96Mhz system clock.
  523. */
  524. if (mmc->clock != 0) {
  525. dsor = (MMC_CLOCK_REFERENCE * 1000000 / mmc->clock);
  526. if ((MMC_CLOCK_REFERENCE * 1000000) / dsor > mmc->clock)
  527. dsor++;
  528. }
  529. mmc_reg_out(&mmc_base->sysctl, (ICE_MASK | DTO_MASK | CEN_MASK),
  530. (ICE_STOP | DTO_15THDTO | CEN_DISABLE));
  531. mmc_reg_out(&mmc_base->sysctl, ICE_MASK | CLKD_MASK,
  532. (dsor << CLKD_OFFSET) | ICE_OSCILLATE);
  533. start = get_timer(0);
  534. while ((readl(&mmc_base->sysctl) & ICS_MASK) == ICS_NOTREADY) {
  535. if (get_timer(0) - start > MAX_RETRY_MS) {
  536. printf("%s: timedout waiting for ics!\n", __func__);
  537. return -ETIMEDOUT;
  538. }
  539. }
  540. writel(readl(&mmc_base->sysctl) | CEN_ENABLE, &mmc_base->sysctl);
  541. return 0;
  542. }
  543. #ifdef OMAP_HSMMC_USE_GPIO
  544. #ifdef CONFIG_DM_MMC
  545. static int omap_hsmmc_getcd(struct mmc *mmc)
  546. {
  547. struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc);
  548. int value;
  549. value = dm_gpio_get_value(&priv->cd_gpio);
  550. /* if no CD return as 1 */
  551. if (value < 0)
  552. return 1;
  553. if (priv->cd_inverted)
  554. return !value;
  555. return value;
  556. }
  557. static int omap_hsmmc_getwp(struct mmc *mmc)
  558. {
  559. struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc);
  560. int value;
  561. value = dm_gpio_get_value(&priv->wp_gpio);
  562. /* if no WP return as 0 */
  563. if (value < 0)
  564. return 0;
  565. return value;
  566. }
  567. #else
  568. static int omap_hsmmc_getcd(struct mmc *mmc)
  569. {
  570. struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc);
  571. int cd_gpio;
  572. /* if no CD return as 1 */
  573. cd_gpio = priv->cd_gpio;
  574. if (cd_gpio < 0)
  575. return 1;
  576. /* NOTE: assumes card detect signal is active-low */
  577. return !gpio_get_value(cd_gpio);
  578. }
  579. static int omap_hsmmc_getwp(struct mmc *mmc)
  580. {
  581. struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc);
  582. int wp_gpio;
  583. /* if no WP return as 0 */
  584. wp_gpio = priv->wp_gpio;
  585. if (wp_gpio < 0)
  586. return 0;
  587. /* NOTE: assumes write protect signal is active-high */
  588. return gpio_get_value(wp_gpio);
  589. }
  590. #endif
  591. #endif
  592. static const struct mmc_ops omap_hsmmc_ops = {
  593. .send_cmd = omap_hsmmc_send_cmd,
  594. .set_ios = omap_hsmmc_set_ios,
  595. .init = omap_hsmmc_init_setup,
  596. #ifdef OMAP_HSMMC_USE_GPIO
  597. .getcd = omap_hsmmc_getcd,
  598. .getwp = omap_hsmmc_getwp,
  599. #endif
  600. };
  601. #ifndef CONFIG_DM_MMC
  602. int omap_mmc_init(int dev_index, uint host_caps_mask, uint f_max, int cd_gpio,
  603. int wp_gpio)
  604. {
  605. struct mmc *mmc;
  606. struct omap_hsmmc_data *priv;
  607. struct mmc_config *cfg;
  608. uint host_caps_val;
  609. priv = malloc(sizeof(*priv));
  610. if (priv == NULL)
  611. return -1;
  612. host_caps_val = MMC_MODE_4BIT | MMC_MODE_HS_52MHz | MMC_MODE_HS;
  613. switch (dev_index) {
  614. case 0:
  615. priv->base_addr = (struct hsmmc *)OMAP_HSMMC1_BASE;
  616. break;
  617. #ifdef OMAP_HSMMC2_BASE
  618. case 1:
  619. priv->base_addr = (struct hsmmc *)OMAP_HSMMC2_BASE;
  620. #if (defined(CONFIG_OMAP44XX) || defined(CONFIG_OMAP54XX) || \
  621. defined(CONFIG_DRA7XX) || defined(CONFIG_AM33XX) || \
  622. defined(CONFIG_AM43XX) || defined(CONFIG_SOC_KEYSTONE)) && \
  623. defined(CONFIG_HSMMC2_8BIT)
  624. /* Enable 8-bit interface for eMMC on OMAP4/5 or DRA7XX */
  625. host_caps_val |= MMC_MODE_8BIT;
  626. #endif
  627. break;
  628. #endif
  629. #ifdef OMAP_HSMMC3_BASE
  630. case 2:
  631. priv->base_addr = (struct hsmmc *)OMAP_HSMMC3_BASE;
  632. #if defined(CONFIG_DRA7XX) && defined(CONFIG_HSMMC3_8BIT)
  633. /* Enable 8-bit interface for eMMC on DRA7XX */
  634. host_caps_val |= MMC_MODE_8BIT;
  635. #endif
  636. break;
  637. #endif
  638. default:
  639. priv->base_addr = (struct hsmmc *)OMAP_HSMMC1_BASE;
  640. return 1;
  641. }
  642. #ifdef OMAP_HSMMC_USE_GPIO
  643. /* on error gpio values are set to -1, which is what we want */
  644. priv->cd_gpio = omap_mmc_setup_gpio_in(cd_gpio, "mmc_cd");
  645. priv->wp_gpio = omap_mmc_setup_gpio_in(wp_gpio, "mmc_wp");
  646. #endif
  647. cfg = &priv->cfg;
  648. cfg->name = "OMAP SD/MMC";
  649. cfg->ops = &omap_hsmmc_ops;
  650. cfg->voltages = MMC_VDD_32_33 | MMC_VDD_33_34 | MMC_VDD_165_195;
  651. cfg->host_caps = host_caps_val & ~host_caps_mask;
  652. cfg->f_min = 400000;
  653. if (f_max != 0)
  654. cfg->f_max = f_max;
  655. else {
  656. if (cfg->host_caps & MMC_MODE_HS) {
  657. if (cfg->host_caps & MMC_MODE_HS_52MHz)
  658. cfg->f_max = 52000000;
  659. else
  660. cfg->f_max = 26000000;
  661. } else
  662. cfg->f_max = 20000000;
  663. }
  664. cfg->b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT;
  665. #if defined(CONFIG_OMAP34XX)
  666. /*
  667. * Silicon revs 2.1 and older do not support multiblock transfers.
  668. */
  669. if ((get_cpu_family() == CPU_OMAP34XX) && (get_cpu_rev() <= CPU_3XX_ES21))
  670. cfg->b_max = 1;
  671. #endif
  672. mmc = mmc_create(cfg, priv);
  673. if (mmc == NULL)
  674. return -1;
  675. return 0;
  676. }
  677. #else
  678. static int omap_hsmmc_ofdata_to_platdata(struct udevice *dev)
  679. {
  680. struct omap_hsmmc_data *priv = dev_get_priv(dev);
  681. struct omap_hsmmc_plat *plat = dev_get_platdata(dev);
  682. struct mmc_config *cfg = &plat->cfg;
  683. struct omap2_mmc_platform_config *data =
  684. (struct omap2_mmc_platform_config *)dev_get_driver_data(dev);
  685. const void *fdt = gd->fdt_blob;
  686. int node = dev_of_offset(dev);
  687. int val;
  688. priv->base_addr = map_physmem(dev_get_addr(dev), sizeof(struct hsmmc *),
  689. MAP_NOCACHE) + data->reg_offset;
  690. cfg->host_caps = MMC_MODE_HS_52MHz | MMC_MODE_HS;
  691. val = fdtdec_get_int(fdt, node, "bus-width", -1);
  692. if (val < 0) {
  693. printf("error: bus-width property missing\n");
  694. return -ENOENT;
  695. }
  696. switch (val) {
  697. case 0x8:
  698. cfg->host_caps |= MMC_MODE_8BIT;
  699. case 0x4:
  700. cfg->host_caps |= MMC_MODE_4BIT;
  701. break;
  702. default:
  703. printf("error: invalid bus-width property\n");
  704. return -ENOENT;
  705. }
  706. cfg->f_min = 400000;
  707. cfg->f_max = fdtdec_get_int(fdt, node, "max-frequency", 52000000);
  708. cfg->voltages = MMC_VDD_32_33 | MMC_VDD_33_34 | MMC_VDD_165_195;
  709. cfg->b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT;
  710. #ifdef OMAP_HSMMC_USE_GPIO
  711. priv->cd_inverted = fdtdec_get_bool(fdt, node, "cd-inverted");
  712. #endif
  713. return 0;
  714. }
  715. #ifdef CONFIG_BLK
  716. static int omap_hsmmc_bind(struct udevice *dev)
  717. {
  718. struct omap_hsmmc_plat *plat = dev_get_platdata(dev);
  719. return mmc_bind(dev, &plat->mmc, &plat->cfg);
  720. }
  721. #endif
  722. static int omap_hsmmc_probe(struct udevice *dev)
  723. {
  724. struct omap_hsmmc_plat *plat = dev_get_platdata(dev);
  725. struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
  726. struct omap_hsmmc_data *priv = dev_get_priv(dev);
  727. struct mmc_config *cfg = &plat->cfg;
  728. struct mmc *mmc;
  729. cfg->name = "OMAP SD/MMC";
  730. cfg->ops = &omap_hsmmc_ops;
  731. #ifdef CONFIG_BLK
  732. mmc = &plat->mmc;
  733. #else
  734. mmc = mmc_create(cfg, priv);
  735. if (mmc == NULL)
  736. return -1;
  737. #endif
  738. #ifdef OMAP_HSMMC_USE_GPIO
  739. gpio_request_by_name(dev, "cd-gpios", 0, &priv->cd_gpio, GPIOD_IS_IN);
  740. gpio_request_by_name(dev, "wp-gpios", 0, &priv->wp_gpio, GPIOD_IS_IN);
  741. #endif
  742. mmc->dev = dev;
  743. upriv->mmc = mmc;
  744. return 0;
  745. }
  746. static const struct omap2_mmc_platform_config omap3_mmc_pdata = {
  747. .reg_offset = 0,
  748. };
  749. static const struct omap2_mmc_platform_config am33xx_mmc_pdata = {
  750. .reg_offset = 0x100,
  751. };
  752. static const struct omap2_mmc_platform_config omap4_mmc_pdata = {
  753. .reg_offset = 0x100,
  754. };
  755. static const struct udevice_id omap_hsmmc_ids[] = {
  756. {
  757. .compatible = "ti,omap3-hsmmc",
  758. .data = (ulong)&omap3_mmc_pdata
  759. },
  760. {
  761. .compatible = "ti,omap4-hsmmc",
  762. .data = (ulong)&omap4_mmc_pdata
  763. },
  764. {
  765. .compatible = "ti,am33xx-hsmmc",
  766. .data = (ulong)&am33xx_mmc_pdata
  767. },
  768. { }
  769. };
  770. U_BOOT_DRIVER(omap_hsmmc) = {
  771. .name = "omap_hsmmc",
  772. .id = UCLASS_MMC,
  773. .of_match = omap_hsmmc_ids,
  774. .ofdata_to_platdata = omap_hsmmc_ofdata_to_platdata,
  775. #ifdef CONFIG_BLK
  776. .bind = omap_hsmmc_bind,
  777. #endif
  778. .probe = omap_hsmmc_probe,
  779. .priv_auto_alloc_size = sizeof(struct omap_hsmmc_data),
  780. .platdata_auto_alloc_size = sizeof(struct omap_hsmmc_plat),
  781. };
  782. #endif