tlb.c 5.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161
  1. /*
  2. * Copyright 2008-2011 Freescale Semiconductor, Inc.
  3. *
  4. * (C) Copyright 2000
  5. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  6. *
  7. * SPDX-License-Identifier: GPL-2.0+
  8. */
  9. #include <common.h>
  10. #include <asm/mmu.h>
  11. struct fsl_e_tlb_entry tlb_table[] = {
  12. /* TLB 0 - for temp stack in cache */
  13. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR,
  14. CONFIG_SYS_INIT_RAM_ADDR_PHYS,
  15. MAS3_SW|MAS3_SR, 0,
  16. 0, 0, BOOKE_PAGESZ_4K, 0),
  17. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024,
  18. CONFIG_SYS_INIT_RAM_ADDR_PHYS + 4 * 1024,
  19. MAS3_SW|MAS3_SR, 0,
  20. 0, 0, BOOKE_PAGESZ_4K, 0),
  21. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024,
  22. CONFIG_SYS_INIT_RAM_ADDR_PHYS + 8 * 1024,
  23. MAS3_SW|MAS3_SR, 0,
  24. 0, 0, BOOKE_PAGESZ_4K, 0),
  25. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024,
  26. CONFIG_SYS_INIT_RAM_ADDR_PHYS + 12 * 1024,
  27. MAS3_SW|MAS3_SR, 0,
  28. 0, 0, BOOKE_PAGESZ_4K, 0),
  29. #ifdef CPLD_BASE
  30. SET_TLB_ENTRY(0, CPLD_BASE, CPLD_BASE_PHYS,
  31. MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  32. 0, 0, BOOKE_PAGESZ_4K, 0),
  33. #endif
  34. #ifdef PIXIS_BASE
  35. SET_TLB_ENTRY(0, PIXIS_BASE, PIXIS_BASE_PHYS,
  36. MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  37. 0, 0, BOOKE_PAGESZ_4K, 0),
  38. #endif
  39. /* TLB 1 */
  40. /* *I*** - Covers boot page */
  41. #if defined(CONFIG_SYS_RAMBOOT) && defined(CONFIG_SYS_INIT_L3_ADDR)
  42. #if !defined(CONFIG_SECURE_BOOT)
  43. /*
  44. * *I*G - L3SRAM. When L3 is used as 1M SRAM, the address of the
  45. * SRAM is at 0xfff00000, it covered the 0xfffff000.
  46. */
  47. SET_TLB_ENTRY(1, CONFIG_SYS_INIT_L3_ADDR, CONFIG_SYS_INIT_L3_ADDR,
  48. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  49. 0, 0, BOOKE_PAGESZ_1M, 1),
  50. #else
  51. /*
  52. * *I*G - L3SRAM. When L3 is used as 1M SRAM, in case of Secure Boot
  53. * the physical address of the SRAM is at CONFIG_SYS_INIT_L3_ADDR,
  54. * and virtual address is CONFIG_SYS_MONITOR_BASE
  55. */
  56. SET_TLB_ENTRY(1, CONFIG_SYS_MONITOR_BASE & 0xfff00000,
  57. CONFIG_SYS_INIT_L3_ADDR & 0xfff00000,
  58. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  59. 0, 0, BOOKE_PAGESZ_1M, 1),
  60. #endif
  61. #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
  62. /*
  63. * SRIO_PCIE_BOOT-SLAVE. When slave boot, the address of the
  64. * space is at 0xfff00000, it covered the 0xfffff000.
  65. */
  66. SET_TLB_ENTRY(1, CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR,
  67. CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS,
  68. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_W|MAS2_G,
  69. 0, 0, BOOKE_PAGESZ_1M, 1),
  70. #else
  71. SET_TLB_ENTRY(1, 0xfffff000, 0xfffff000,
  72. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  73. 0, 0, BOOKE_PAGESZ_4K, 1),
  74. #endif
  75. /* *I*G* - CCSRBAR */
  76. SET_TLB_ENTRY(1, CONFIG_SYS_CCSRBAR, CONFIG_SYS_CCSRBAR_PHYS,
  77. MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  78. 0, 1, BOOKE_PAGESZ_16M, 1),
  79. /* *I*G* - Flash, localbus */
  80. /* This will be changed to *I*G* after relocation to RAM. */
  81. SET_TLB_ENTRY(1, CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE_PHYS,
  82. MAS3_SX|MAS3_SR, MAS2_W|MAS2_G,
  83. 0, 2, BOOKE_PAGESZ_256M, 1),
  84. /* *I*G* - PCI */
  85. SET_TLB_ENTRY(1, CONFIG_SYS_PCIE1_MEM_VIRT, CONFIG_SYS_PCIE1_MEM_PHYS,
  86. MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  87. 0, 3, BOOKE_PAGESZ_1G, 1),
  88. /* *I*G* - PCI */
  89. SET_TLB_ENTRY(1, CONFIG_SYS_PCIE1_MEM_VIRT + 0x40000000,
  90. CONFIG_SYS_PCIE1_MEM_PHYS + 0x40000000,
  91. MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  92. 0, 4, BOOKE_PAGESZ_256M, 1),
  93. SET_TLB_ENTRY(1, CONFIG_SYS_PCIE1_MEM_VIRT + 0x50000000,
  94. CONFIG_SYS_PCIE1_MEM_PHYS + 0x50000000,
  95. MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  96. 0, 5, BOOKE_PAGESZ_256M, 1),
  97. /* *I*G* - PCI I/O */
  98. SET_TLB_ENTRY(1, CONFIG_SYS_PCIE1_IO_VIRT, CONFIG_SYS_PCIE1_IO_PHYS,
  99. MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  100. 0, 6, BOOKE_PAGESZ_256K, 1),
  101. /* Bman/Qman */
  102. #ifdef CONFIG_SYS_BMAN_MEM_PHYS
  103. SET_TLB_ENTRY(1, CONFIG_SYS_BMAN_MEM_BASE, CONFIG_SYS_BMAN_MEM_PHYS,
  104. MAS3_SW|MAS3_SR, 0,
  105. 0, 9, BOOKE_PAGESZ_1M, 1),
  106. SET_TLB_ENTRY(1, CONFIG_SYS_BMAN_MEM_BASE + 0x00100000,
  107. CONFIG_SYS_BMAN_MEM_PHYS + 0x00100000,
  108. MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  109. 0, 10, BOOKE_PAGESZ_1M, 1),
  110. #endif
  111. #ifdef CONFIG_SYS_QMAN_MEM_PHYS
  112. SET_TLB_ENTRY(1, CONFIG_SYS_QMAN_MEM_BASE, CONFIG_SYS_QMAN_MEM_PHYS,
  113. MAS3_SW|MAS3_SR, 0,
  114. 0, 11, BOOKE_PAGESZ_1M, 1),
  115. SET_TLB_ENTRY(1, CONFIG_SYS_QMAN_MEM_BASE + 0x00100000,
  116. CONFIG_SYS_QMAN_MEM_PHYS + 0x00100000,
  117. MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  118. 0, 12, BOOKE_PAGESZ_1M, 1),
  119. #endif
  120. #ifdef CONFIG_SYS_DCSRBAR_PHYS
  121. SET_TLB_ENTRY(1, CONFIG_SYS_DCSRBAR, CONFIG_SYS_DCSRBAR_PHYS,
  122. MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  123. 0, 13, BOOKE_PAGESZ_4M, 1),
  124. #endif
  125. #ifdef CONFIG_SYS_NAND_BASE
  126. /*
  127. * *I*G - NAND
  128. * entry 14 and 15 has been used hard coded, they will be disabled
  129. * in cpu_init_f, so we use entry 16 for nand.
  130. */
  131. SET_TLB_ENTRY(1, CONFIG_SYS_NAND_BASE, CONFIG_SYS_NAND_BASE_PHYS,
  132. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  133. 0, 16, BOOKE_PAGESZ_1M, 1),
  134. #endif
  135. #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
  136. /*
  137. * SRIO_PCIE_BOOT-SLAVE. 1M space from 0xffe00000 for
  138. * fetching ucode and ENV from master
  139. */
  140. SET_TLB_ENTRY(1, CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR,
  141. CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS,
  142. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_G,
  143. 0, 17, BOOKE_PAGESZ_1M, 1),
  144. #endif
  145. };
  146. int num_tlb_entries = ARRAY_SIZE(tlb_table);