util.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429
  1. /*
  2. * Copyright 2008-2014 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0
  5. */
  6. #include <common.h>
  7. #ifdef CONFIG_PPC
  8. #include <asm/fsl_law.h>
  9. #endif
  10. #include <div64.h>
  11. #include <fsl_ddr.h>
  12. #include <fsl_immap.h>
  13. #include <asm/io.h>
  14. #if defined(CONFIG_FSL_LSCH2) || defined(CONFIG_FSL_LSCH3) || \
  15. defined(CONFIG_ARM)
  16. #include <asm/arch/clock.h>
  17. #endif
  18. /* To avoid 64-bit full-divides, we factor this here */
  19. #define ULL_2E12 2000000000000ULL
  20. #define UL_5POW12 244140625UL
  21. #define UL_2POW13 (1UL << 13)
  22. #define ULL_8FS 0xFFFFFFFFULL
  23. u32 fsl_ddr_get_version(unsigned int ctrl_num)
  24. {
  25. struct ccsr_ddr __iomem *ddr;
  26. u32 ver_major_minor_errata;
  27. switch (ctrl_num) {
  28. case 0:
  29. ddr = (void *)CONFIG_SYS_FSL_DDR_ADDR;
  30. break;
  31. #if defined(CONFIG_SYS_FSL_DDR2_ADDR) && (CONFIG_SYS_NUM_DDR_CTLRS > 1)
  32. case 1:
  33. ddr = (void *)CONFIG_SYS_FSL_DDR2_ADDR;
  34. break;
  35. #endif
  36. #if defined(CONFIG_SYS_FSL_DDR3_ADDR) && (CONFIG_SYS_NUM_DDR_CTLRS > 2)
  37. case 2:
  38. ddr = (void *)CONFIG_SYS_FSL_DDR3_ADDR;
  39. break;
  40. #endif
  41. #if defined(CONFIG_SYS_FSL_DDR4_ADDR) && (CONFIG_SYS_NUM_DDR_CTLRS > 3)
  42. case 3:
  43. ddr = (void *)CONFIG_SYS_FSL_DDR4_ADDR;
  44. break;
  45. #endif
  46. default:
  47. printf("%s unexpected ctrl_num = %u\n", __func__, ctrl_num);
  48. return 0;
  49. }
  50. ver_major_minor_errata = (ddr_in32(&ddr->ip_rev1) & 0xFFFF) << 8;
  51. ver_major_minor_errata |= (ddr_in32(&ddr->ip_rev2) & 0xFF00) >> 8;
  52. return ver_major_minor_errata;
  53. }
  54. /*
  55. * Round up mclk_ps to nearest 1 ps in memory controller code
  56. * if the error is 0.5ps or more.
  57. *
  58. * If an imprecise data rate is too high due to rounding error
  59. * propagation, compute a suitably rounded mclk_ps to compute
  60. * a working memory controller configuration.
  61. */
  62. unsigned int get_memory_clk_period_ps(const unsigned int ctrl_num)
  63. {
  64. unsigned int data_rate = get_ddr_freq(ctrl_num);
  65. unsigned int result;
  66. /* Round to nearest 10ps, being careful about 64-bit multiply/divide */
  67. unsigned long long rem, mclk_ps = ULL_2E12;
  68. /* Now perform the big divide, the result fits in 32-bits */
  69. rem = do_div(mclk_ps, data_rate);
  70. result = (rem >= (data_rate >> 1)) ? mclk_ps + 1 : mclk_ps;
  71. return result;
  72. }
  73. /* Convert picoseconds into DRAM clock cycles (rounding up if needed). */
  74. unsigned int picos_to_mclk(const unsigned int ctrl_num, unsigned int picos)
  75. {
  76. unsigned long long clks, clks_rem;
  77. unsigned long data_rate = get_ddr_freq(ctrl_num);
  78. /* Short circuit for zero picos */
  79. if (!picos)
  80. return 0;
  81. /* First multiply the time by the data rate (32x32 => 64) */
  82. clks = picos * (unsigned long long)data_rate;
  83. /*
  84. * Now divide by 5^12 and track the 32-bit remainder, then divide
  85. * by 2*(2^12) using shifts (and updating the remainder).
  86. */
  87. clks_rem = do_div(clks, UL_5POW12);
  88. clks_rem += (clks & (UL_2POW13-1)) * UL_5POW12;
  89. clks >>= 13;
  90. /* If we had a remainder greater than the 1ps error, then round up */
  91. if (clks_rem > data_rate)
  92. clks++;
  93. /* Clamp to the maximum representable value */
  94. if (clks > ULL_8FS)
  95. clks = ULL_8FS;
  96. return (unsigned int) clks;
  97. }
  98. unsigned int mclk_to_picos(const unsigned int ctrl_num, unsigned int mclk)
  99. {
  100. return get_memory_clk_period_ps(ctrl_num) * mclk;
  101. }
  102. #ifdef CONFIG_PPC
  103. void
  104. __fsl_ddr_set_lawbar(const common_timing_params_t *memctl_common_params,
  105. unsigned int law_memctl,
  106. unsigned int ctrl_num)
  107. {
  108. unsigned long long base = memctl_common_params->base_address;
  109. unsigned long long size = memctl_common_params->total_mem;
  110. /*
  111. * If no DIMMs on this controller, do not proceed any further.
  112. */
  113. if (!memctl_common_params->ndimms_present) {
  114. return;
  115. }
  116. #if !defined(CONFIG_PHYS_64BIT)
  117. if (base >= CONFIG_MAX_MEM_MAPPED)
  118. return;
  119. if ((base + size) >= CONFIG_MAX_MEM_MAPPED)
  120. size = CONFIG_MAX_MEM_MAPPED - base;
  121. #endif
  122. if (set_ddr_laws(base, size, law_memctl) < 0) {
  123. printf("%s: ERROR (ctrl #%d, TRGT ID=%x)\n", __func__, ctrl_num,
  124. law_memctl);
  125. return ;
  126. }
  127. debug("setup ddr law base = 0x%llx, size 0x%llx, TRGT_ID 0x%x\n",
  128. base, size, law_memctl);
  129. }
  130. __attribute__((weak, alias("__fsl_ddr_set_lawbar"))) void
  131. fsl_ddr_set_lawbar(const common_timing_params_t *memctl_common_params,
  132. unsigned int memctl_interleaved,
  133. unsigned int ctrl_num);
  134. #endif
  135. void fsl_ddr_set_intl3r(const unsigned int granule_size)
  136. {
  137. #ifdef CONFIG_E6500
  138. u32 *mcintl3r = (void *) (CONFIG_SYS_IMMR + 0x18004);
  139. *mcintl3r = 0x80000000 | (granule_size & 0x1f);
  140. debug("Enable MCINTL3R with granule size 0x%x\n", granule_size);
  141. #endif
  142. }
  143. u32 fsl_ddr_get_intl3r(void)
  144. {
  145. u32 val = 0;
  146. #ifdef CONFIG_E6500
  147. u32 *mcintl3r = (void *) (CONFIG_SYS_IMMR + 0x18004);
  148. val = *mcintl3r;
  149. #endif
  150. return val;
  151. }
  152. void print_ddr_info(unsigned int start_ctrl)
  153. {
  154. struct ccsr_ddr __iomem *ddr =
  155. (struct ccsr_ddr __iomem *)(CONFIG_SYS_FSL_DDR_ADDR);
  156. #if defined(CONFIG_E6500) && (CONFIG_SYS_NUM_DDR_CTLRS == 3)
  157. u32 *mcintl3r = (void *) (CONFIG_SYS_IMMR + 0x18004);
  158. #endif
  159. #if (CONFIG_SYS_NUM_DDR_CTLRS > 1)
  160. uint32_t cs0_config = ddr_in32(&ddr->cs0_config);
  161. #endif
  162. uint32_t sdram_cfg = ddr_in32(&ddr->sdram_cfg);
  163. int cas_lat;
  164. #if CONFIG_SYS_NUM_DDR_CTLRS >= 2
  165. if ((!(sdram_cfg & SDRAM_CFG_MEM_EN)) ||
  166. (start_ctrl == 1)) {
  167. ddr = (void __iomem *)CONFIG_SYS_FSL_DDR2_ADDR;
  168. sdram_cfg = ddr_in32(&ddr->sdram_cfg);
  169. }
  170. #endif
  171. #if CONFIG_SYS_NUM_DDR_CTLRS >= 3
  172. if ((!(sdram_cfg & SDRAM_CFG_MEM_EN)) ||
  173. (start_ctrl == 2)) {
  174. ddr = (void __iomem *)CONFIG_SYS_FSL_DDR3_ADDR;
  175. sdram_cfg = ddr_in32(&ddr->sdram_cfg);
  176. }
  177. #endif
  178. if (!(sdram_cfg & SDRAM_CFG_MEM_EN)) {
  179. puts(" (DDR not enabled)\n");
  180. return;
  181. }
  182. puts(" (DDR");
  183. switch ((sdram_cfg & SDRAM_CFG_SDRAM_TYPE_MASK) >>
  184. SDRAM_CFG_SDRAM_TYPE_SHIFT) {
  185. case SDRAM_TYPE_DDR1:
  186. puts("1");
  187. break;
  188. case SDRAM_TYPE_DDR2:
  189. puts("2");
  190. break;
  191. case SDRAM_TYPE_DDR3:
  192. puts("3");
  193. break;
  194. case SDRAM_TYPE_DDR4:
  195. puts("4");
  196. break;
  197. default:
  198. puts("?");
  199. break;
  200. }
  201. if (sdram_cfg & SDRAM_CFG_32_BE)
  202. puts(", 32-bit");
  203. else if (sdram_cfg & SDRAM_CFG_16_BE)
  204. puts(", 16-bit");
  205. else
  206. puts(", 64-bit");
  207. /* Calculate CAS latency based on timing cfg values */
  208. cas_lat = ((ddr_in32(&ddr->timing_cfg_1) >> 16) & 0xf);
  209. if (fsl_ddr_get_version(0) <= 0x40400)
  210. cas_lat += 1;
  211. else
  212. cas_lat += 2;
  213. cas_lat += ((ddr_in32(&ddr->timing_cfg_3) >> 12) & 3) << 4;
  214. printf(", CL=%d", cas_lat >> 1);
  215. if (cas_lat & 0x1)
  216. puts(".5");
  217. if (sdram_cfg & SDRAM_CFG_ECC_EN)
  218. puts(", ECC on)");
  219. else
  220. puts(", ECC off)");
  221. #if (CONFIG_SYS_NUM_DDR_CTLRS == 3)
  222. #ifdef CONFIG_E6500
  223. if (*mcintl3r & 0x80000000) {
  224. puts("\n");
  225. puts(" DDR Controller Interleaving Mode: ");
  226. switch (*mcintl3r & 0x1f) {
  227. case FSL_DDR_3WAY_1KB_INTERLEAVING:
  228. puts("3-way 1KB");
  229. break;
  230. case FSL_DDR_3WAY_4KB_INTERLEAVING:
  231. puts("3-way 4KB");
  232. break;
  233. case FSL_DDR_3WAY_8KB_INTERLEAVING:
  234. puts("3-way 8KB");
  235. break;
  236. default:
  237. puts("3-way UNKNOWN");
  238. break;
  239. }
  240. }
  241. #endif
  242. #endif
  243. #if (CONFIG_SYS_NUM_DDR_CTLRS >= 2)
  244. if ((cs0_config & 0x20000000) && (start_ctrl == 0)) {
  245. puts("\n");
  246. puts(" DDR Controller Interleaving Mode: ");
  247. switch ((cs0_config >> 24) & 0xf) {
  248. case FSL_DDR_256B_INTERLEAVING:
  249. puts("256B");
  250. break;
  251. case FSL_DDR_CACHE_LINE_INTERLEAVING:
  252. puts("cache line");
  253. break;
  254. case FSL_DDR_PAGE_INTERLEAVING:
  255. puts("page");
  256. break;
  257. case FSL_DDR_BANK_INTERLEAVING:
  258. puts("bank");
  259. break;
  260. case FSL_DDR_SUPERBANK_INTERLEAVING:
  261. puts("super-bank");
  262. break;
  263. default:
  264. puts("invalid");
  265. break;
  266. }
  267. }
  268. #endif
  269. if ((sdram_cfg >> 8) & 0x7f) {
  270. puts("\n");
  271. puts(" DDR Chip-Select Interleaving Mode: ");
  272. switch(sdram_cfg >> 8 & 0x7f) {
  273. case FSL_DDR_CS0_CS1_CS2_CS3:
  274. puts("CS0+CS1+CS2+CS3");
  275. break;
  276. case FSL_DDR_CS0_CS1:
  277. puts("CS0+CS1");
  278. break;
  279. case FSL_DDR_CS2_CS3:
  280. puts("CS2+CS3");
  281. break;
  282. case FSL_DDR_CS0_CS1_AND_CS2_CS3:
  283. puts("CS0+CS1 and CS2+CS3");
  284. break;
  285. default:
  286. puts("invalid");
  287. break;
  288. }
  289. }
  290. }
  291. void __weak detail_board_ddr_info(void)
  292. {
  293. print_ddr_info(0);
  294. }
  295. void board_add_ram_info(int use_default)
  296. {
  297. detail_board_ddr_info();
  298. }
  299. #ifdef CONFIG_FSL_DDR_SYNC_REFRESH
  300. #define DDRC_DEBUG20_INIT_DONE 0x80000000
  301. #define DDRC_DEBUG2_RF 0x00000040
  302. void fsl_ddr_sync_memctl_refresh(unsigned int first_ctrl,
  303. unsigned int last_ctrl)
  304. {
  305. unsigned int i;
  306. u32 ddrc_debug20;
  307. u32 ddrc_debug2[CONFIG_SYS_NUM_DDR_CTLRS] = {};
  308. u32 *ddrc_debug2_p[CONFIG_SYS_NUM_DDR_CTLRS] = {};
  309. struct ccsr_ddr __iomem *ddr;
  310. for (i = first_ctrl; i <= last_ctrl; i++) {
  311. switch (i) {
  312. case 0:
  313. ddr = (void *)CONFIG_SYS_FSL_DDR_ADDR;
  314. break;
  315. #if defined(CONFIG_SYS_FSL_DDR2_ADDR) && (CONFIG_SYS_NUM_DDR_CTLRS > 1)
  316. case 1:
  317. ddr = (void *)CONFIG_SYS_FSL_DDR2_ADDR;
  318. break;
  319. #endif
  320. #if defined(CONFIG_SYS_FSL_DDR3_ADDR) && (CONFIG_SYS_NUM_DDR_CTLRS > 2)
  321. case 2:
  322. ddr = (void *)CONFIG_SYS_FSL_DDR3_ADDR;
  323. break;
  324. #endif
  325. #if defined(CONFIG_SYS_FSL_DDR4_ADDR) && (CONFIG_SYS_NUM_DDR_CTLRS > 3)
  326. case 3:
  327. ddr = (void *)CONFIG_SYS_FSL_DDR4_ADDR;
  328. break;
  329. #endif
  330. default:
  331. printf("%s unexpected ctrl = %u\n", __func__, i);
  332. return;
  333. }
  334. ddrc_debug20 = ddr_in32(&ddr->debug[19]);
  335. ddrc_debug2_p[i] = &ddr->debug[1];
  336. while (!(ddrc_debug20 & DDRC_DEBUG20_INIT_DONE)) {
  337. /* keep polling until DDRC init is done */
  338. udelay(100);
  339. ddrc_debug20 = ddr_in32(&ddr->debug[19]);
  340. }
  341. ddrc_debug2[i] = ddr_in32(&ddr->debug[1]) | DDRC_DEBUG2_RF;
  342. }
  343. /*
  344. * Sync refresh
  345. * This is put together to make sure the refresh reqeusts are sent
  346. * closely to each other.
  347. */
  348. for (i = first_ctrl; i <= last_ctrl; i++)
  349. ddr_out32(ddrc_debug2_p[i], ddrc_debug2[i]);
  350. }
  351. #endif /* CONFIG_FSL_DDR_SYNC_REFRESH */
  352. void remove_unused_controllers(fsl_ddr_info_t *info)
  353. {
  354. #ifdef CONFIG_FSL_LSCH3
  355. int i;
  356. u64 nodeid;
  357. void *hnf_sam_ctrl = (void *)(CCI_HN_F_0_BASE + CCN_HN_F_SAM_CTL);
  358. bool ddr0_used = false;
  359. bool ddr1_used = false;
  360. for (i = 0; i < 8; i++) {
  361. nodeid = in_le64(hnf_sam_ctrl) & CCN_HN_F_SAM_NODEID_MASK;
  362. if (nodeid == CCN_HN_F_SAM_NODEID_DDR0) {
  363. ddr0_used = true;
  364. } else if (nodeid == CCN_HN_F_SAM_NODEID_DDR1) {
  365. ddr1_used = true;
  366. } else {
  367. printf("Unknown nodeid in HN-F SAM control: 0x%llx\n",
  368. nodeid);
  369. }
  370. hnf_sam_ctrl += (CCI_HN_F_1_BASE - CCI_HN_F_0_BASE);
  371. }
  372. if (!ddr0_used && !ddr1_used) {
  373. printf("Invalid configuration in HN-F SAM control\n");
  374. return;
  375. }
  376. if (!ddr0_used && info->first_ctrl == 0) {
  377. info->first_ctrl = 1;
  378. info->num_ctrls = 1;
  379. debug("First DDR controller disabled\n");
  380. return;
  381. }
  382. if (!ddr1_used && info->first_ctrl + info->num_ctrls > 1) {
  383. info->num_ctrls = 1;
  384. debug("Second DDR controller disabled\n");
  385. }
  386. #endif
  387. }