soc.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703
  1. /*
  2. * (C) Copyright 2007
  3. * Sascha Hauer, Pengutronix
  4. *
  5. * (C) Copyright 2009 Freescale Semiconductor, Inc.
  6. *
  7. * SPDX-License-Identifier: GPL-2.0+
  8. */
  9. #include <common.h>
  10. #include <linux/errno.h>
  11. #include <asm/io.h>
  12. #include <asm/arch/imx-regs.h>
  13. #include <asm/arch/clock.h>
  14. #include <asm/arch/sys_proto.h>
  15. #include <asm/mach-imx/boot_mode.h>
  16. #include <asm/mach-imx/dma.h>
  17. #include <asm/mach-imx/hab.h>
  18. #include <stdbool.h>
  19. #include <asm/arch/mxc_hdmi.h>
  20. #include <asm/arch/crm_regs.h>
  21. #include <dm.h>
  22. #include <imx_thermal.h>
  23. #include <mmc.h>
  24. enum ldo_reg {
  25. LDO_ARM,
  26. LDO_SOC,
  27. LDO_PU,
  28. };
  29. struct scu_regs {
  30. u32 ctrl;
  31. u32 config;
  32. u32 status;
  33. u32 invalidate;
  34. u32 fpga_rev;
  35. };
  36. #if defined(CONFIG_IMX_THERMAL)
  37. static const struct imx_thermal_plat imx6_thermal_plat = {
  38. .regs = (void *)ANATOP_BASE_ADDR,
  39. .fuse_bank = 1,
  40. .fuse_word = 6,
  41. };
  42. U_BOOT_DEVICE(imx6_thermal) = {
  43. .name = "imx_thermal",
  44. .platdata = &imx6_thermal_plat,
  45. };
  46. #endif
  47. #if defined(CONFIG_SECURE_BOOT)
  48. struct imx_sec_config_fuse_t const imx_sec_config_fuse = {
  49. .bank = 0,
  50. .word = 6,
  51. };
  52. #endif
  53. u32 get_nr_cpus(void)
  54. {
  55. struct scu_regs *scu = (struct scu_regs *)SCU_BASE_ADDR;
  56. return readl(&scu->config) & 3;
  57. }
  58. u32 get_cpu_rev(void)
  59. {
  60. struct anatop_regs *anatop = (struct anatop_regs *)ANATOP_BASE_ADDR;
  61. u32 reg = readl(&anatop->digprog_sololite);
  62. u32 type = ((reg >> 16) & 0xff);
  63. u32 major, cfg = 0;
  64. if (type != MXC_CPU_MX6SL) {
  65. reg = readl(&anatop->digprog);
  66. struct scu_regs *scu = (struct scu_regs *)SCU_BASE_ADDR;
  67. cfg = readl(&scu->config) & 3;
  68. type = ((reg >> 16) & 0xff);
  69. if (type == MXC_CPU_MX6DL) {
  70. if (!cfg)
  71. type = MXC_CPU_MX6SOLO;
  72. }
  73. if (type == MXC_CPU_MX6Q) {
  74. if (cfg == 1)
  75. type = MXC_CPU_MX6D;
  76. }
  77. }
  78. major = ((reg >> 8) & 0xff);
  79. if ((major >= 1) &&
  80. ((type == MXC_CPU_MX6Q) || (type == MXC_CPU_MX6D))) {
  81. major--;
  82. type = MXC_CPU_MX6QP;
  83. if (cfg == 1)
  84. type = MXC_CPU_MX6DP;
  85. }
  86. reg &= 0xff; /* mx6 silicon revision */
  87. return (type << 12) | (reg + (0x10 * (major + 1)));
  88. }
  89. /*
  90. * OCOTP_CFG3[17:16] (see Fusemap Description Table offset 0x440)
  91. * defines a 2-bit SPEED_GRADING
  92. */
  93. #define OCOTP_CFG3_SPEED_SHIFT 16
  94. #define OCOTP_CFG3_SPEED_800MHZ 0
  95. #define OCOTP_CFG3_SPEED_850MHZ 1
  96. #define OCOTP_CFG3_SPEED_1GHZ 2
  97. #define OCOTP_CFG3_SPEED_1P2GHZ 3
  98. /*
  99. * For i.MX6UL
  100. */
  101. #define OCOTP_CFG3_SPEED_528MHZ 1
  102. #define OCOTP_CFG3_SPEED_696MHZ 2
  103. u32 get_cpu_speed_grade_hz(void)
  104. {
  105. struct ocotp_regs *ocotp = (struct ocotp_regs *)OCOTP_BASE_ADDR;
  106. struct fuse_bank *bank = &ocotp->bank[0];
  107. struct fuse_bank0_regs *fuse =
  108. (struct fuse_bank0_regs *)bank->fuse_regs;
  109. uint32_t val;
  110. val = readl(&fuse->cfg3);
  111. val >>= OCOTP_CFG3_SPEED_SHIFT;
  112. val &= 0x3;
  113. if (is_mx6ul() || is_mx6ull()) {
  114. if (val == OCOTP_CFG3_SPEED_528MHZ)
  115. return 528000000;
  116. else if (val == OCOTP_CFG3_SPEED_696MHZ)
  117. return 696000000;
  118. else
  119. return 0;
  120. }
  121. switch (val) {
  122. /* Valid for IMX6DQ */
  123. case OCOTP_CFG3_SPEED_1P2GHZ:
  124. if (is_mx6dq() || is_mx6dqp())
  125. return 1200000000;
  126. /* Valid for IMX6SX/IMX6SDL/IMX6DQ */
  127. case OCOTP_CFG3_SPEED_1GHZ:
  128. return 996000000;
  129. /* Valid for IMX6DQ */
  130. case OCOTP_CFG3_SPEED_850MHZ:
  131. if (is_mx6dq() || is_mx6dqp())
  132. return 852000000;
  133. /* Valid for IMX6SX/IMX6SDL/IMX6DQ */
  134. case OCOTP_CFG3_SPEED_800MHZ:
  135. return 792000000;
  136. }
  137. return 0;
  138. }
  139. /*
  140. * OCOTP_MEM0[7:6] (see Fusemap Description Table offset 0x480)
  141. * defines a 2-bit Temperature Grade
  142. *
  143. * return temperature grade and min/max temperature in Celsius
  144. */
  145. #define OCOTP_MEM0_TEMP_SHIFT 6
  146. u32 get_cpu_temp_grade(int *minc, int *maxc)
  147. {
  148. struct ocotp_regs *ocotp = (struct ocotp_regs *)OCOTP_BASE_ADDR;
  149. struct fuse_bank *bank = &ocotp->bank[1];
  150. struct fuse_bank1_regs *fuse =
  151. (struct fuse_bank1_regs *)bank->fuse_regs;
  152. uint32_t val;
  153. val = readl(&fuse->mem0);
  154. val >>= OCOTP_MEM0_TEMP_SHIFT;
  155. val &= 0x3;
  156. if (minc && maxc) {
  157. if (val == TEMP_AUTOMOTIVE) {
  158. *minc = -40;
  159. *maxc = 125;
  160. } else if (val == TEMP_INDUSTRIAL) {
  161. *minc = -40;
  162. *maxc = 105;
  163. } else if (val == TEMP_EXTCOMMERCIAL) {
  164. *minc = -20;
  165. *maxc = 105;
  166. } else {
  167. *minc = 0;
  168. *maxc = 95;
  169. }
  170. }
  171. return val;
  172. }
  173. #ifdef CONFIG_REVISION_TAG
  174. u32 __weak get_board_rev(void)
  175. {
  176. u32 cpurev = get_cpu_rev();
  177. u32 type = ((cpurev >> 12) & 0xff);
  178. if (type == MXC_CPU_MX6SOLO)
  179. cpurev = (MXC_CPU_MX6DL) << 12 | (cpurev & 0xFFF);
  180. if (type == MXC_CPU_MX6D)
  181. cpurev = (MXC_CPU_MX6Q) << 12 | (cpurev & 0xFFF);
  182. return cpurev;
  183. }
  184. #endif
  185. static void clear_ldo_ramp(void)
  186. {
  187. struct anatop_regs *anatop = (struct anatop_regs *)ANATOP_BASE_ADDR;
  188. int reg;
  189. /* ROM may modify LDO ramp up time according to fuse setting, so in
  190. * order to be in the safe side we neeed to reset these settings to
  191. * match the reset value: 0'b00
  192. */
  193. reg = readl(&anatop->ana_misc2);
  194. reg &= ~(0x3f << 24);
  195. writel(reg, &anatop->ana_misc2);
  196. }
  197. /*
  198. * Set the PMU_REG_CORE register
  199. *
  200. * Set LDO_SOC/PU/ARM regulators to the specified millivolt level.
  201. * Possible values are from 0.725V to 1.450V in steps of
  202. * 0.025V (25mV).
  203. */
  204. static int set_ldo_voltage(enum ldo_reg ldo, u32 mv)
  205. {
  206. struct anatop_regs *anatop = (struct anatop_regs *)ANATOP_BASE_ADDR;
  207. u32 val, step, old, reg = readl(&anatop->reg_core);
  208. u8 shift;
  209. if (mv < 725)
  210. val = 0x00; /* Power gated off */
  211. else if (mv > 1450)
  212. val = 0x1F; /* Power FET switched full on. No regulation */
  213. else
  214. val = (mv - 700) / 25;
  215. clear_ldo_ramp();
  216. switch (ldo) {
  217. case LDO_SOC:
  218. shift = 18;
  219. break;
  220. case LDO_PU:
  221. shift = 9;
  222. break;
  223. case LDO_ARM:
  224. shift = 0;
  225. break;
  226. default:
  227. return -EINVAL;
  228. }
  229. old = (reg & (0x1F << shift)) >> shift;
  230. step = abs(val - old);
  231. if (step == 0)
  232. return 0;
  233. reg = (reg & ~(0x1F << shift)) | (val << shift);
  234. writel(reg, &anatop->reg_core);
  235. /*
  236. * The LDO ramp-up is based on 64 clock cycles of 24 MHz = 2.6 us per
  237. * step
  238. */
  239. udelay(3 * step);
  240. return 0;
  241. }
  242. static void set_ahb_rate(u32 val)
  243. {
  244. struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
  245. u32 reg, div;
  246. div = get_periph_clk() / val - 1;
  247. reg = readl(&mxc_ccm->cbcdr);
  248. writel((reg & (~MXC_CCM_CBCDR_AHB_PODF_MASK)) |
  249. (div << MXC_CCM_CBCDR_AHB_PODF_OFFSET), &mxc_ccm->cbcdr);
  250. }
  251. static void clear_mmdc_ch_mask(void)
  252. {
  253. struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
  254. u32 reg;
  255. reg = readl(&mxc_ccm->ccdr);
  256. /* Clear MMDC channel mask */
  257. if (is_mx6sx() || is_mx6ul() || is_mx6ull() || is_mx6sl())
  258. reg &= ~(MXC_CCM_CCDR_MMDC_CH1_HS_MASK);
  259. else
  260. reg &= ~(MXC_CCM_CCDR_MMDC_CH1_HS_MASK | MXC_CCM_CCDR_MMDC_CH0_HS_MASK);
  261. writel(reg, &mxc_ccm->ccdr);
  262. }
  263. #define OCOTP_MEM0_REFTOP_TRIM_SHIFT 8
  264. static void init_bandgap(void)
  265. {
  266. struct anatop_regs *anatop = (struct anatop_regs *)ANATOP_BASE_ADDR;
  267. struct ocotp_regs *ocotp = (struct ocotp_regs *)OCOTP_BASE_ADDR;
  268. struct fuse_bank *bank = &ocotp->bank[1];
  269. struct fuse_bank1_regs *fuse =
  270. (struct fuse_bank1_regs *)bank->fuse_regs;
  271. uint32_t val;
  272. /*
  273. * Ensure the bandgap has stabilized.
  274. */
  275. while (!(readl(&anatop->ana_misc0) & 0x80))
  276. ;
  277. /*
  278. * For best noise performance of the analog blocks using the
  279. * outputs of the bandgap, the reftop_selfbiasoff bit should
  280. * be set.
  281. */
  282. writel(BM_ANADIG_ANA_MISC0_REFTOP_SELBIASOFF, &anatop->ana_misc0_set);
  283. /*
  284. * On i.MX6ULL,we need to set VBGADJ bits according to the
  285. * REFTOP_TRIM[3:0] in fuse table
  286. * 000 - set REFTOP_VBGADJ[2:0] to 3b'110,
  287. * 110 - set REFTOP_VBGADJ[2:0] to 3b'000,
  288. * 001 - set REFTOP_VBGADJ[2:0] to 3b'001,
  289. * 010 - set REFTOP_VBGADJ[2:0] to 3b'010,
  290. * 011 - set REFTOP_VBGADJ[2:0] to 3b'011,
  291. * 100 - set REFTOP_VBGADJ[2:0] to 3b'100,
  292. * 101 - set REFTOP_VBGADJ[2:0] to 3b'101,
  293. * 111 - set REFTOP_VBGADJ[2:0] to 3b'111,
  294. */
  295. if (is_mx6ull()) {
  296. val = readl(&fuse->mem0);
  297. val >>= OCOTP_MEM0_REFTOP_TRIM_SHIFT;
  298. val &= 0x7;
  299. writel(val << BM_ANADIG_ANA_MISC0_REFTOP_VBGADJ_SHIFT,
  300. &anatop->ana_misc0_set);
  301. }
  302. }
  303. #ifdef CONFIG_MX6SL
  304. static void set_preclk_from_osc(void)
  305. {
  306. struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
  307. u32 reg;
  308. reg = readl(&mxc_ccm->cscmr1);
  309. reg |= MXC_CCM_CSCMR1_PER_CLK_SEL_MASK;
  310. writel(reg, &mxc_ccm->cscmr1);
  311. }
  312. #endif
  313. int arch_cpu_init(void)
  314. {
  315. init_aips();
  316. /* Need to clear MMDC_CHx_MASK to make warm reset work. */
  317. clear_mmdc_ch_mask();
  318. /*
  319. * Disable self-bias circuit in the analog bandap.
  320. * The self-bias circuit is used by the bandgap during startup.
  321. * This bit should be set after the bandgap has initialized.
  322. */
  323. init_bandgap();
  324. if (!is_mx6ul() && !is_mx6ull()) {
  325. /*
  326. * When low freq boot is enabled, ROM will not set AHB
  327. * freq, so we need to ensure AHB freq is 132MHz in such
  328. * scenario.
  329. *
  330. * To i.MX6UL, when power up, default ARM core and
  331. * AHB rate is 396M and 132M.
  332. */
  333. if (mxc_get_clock(MXC_ARM_CLK) == 396000000)
  334. set_ahb_rate(132000000);
  335. }
  336. if (is_mx6ul()) {
  337. if (is_soc_rev(CHIP_REV_1_0) == 0) {
  338. /*
  339. * According to the design team's requirement on
  340. * i.MX6UL,the PMIC_STBY_REQ PAD should be configured
  341. * as open drain 100K (0x0000b8a0).
  342. * Only exists on TO1.0
  343. */
  344. writel(0x0000b8a0, IOMUXC_BASE_ADDR + 0x29c);
  345. } else {
  346. /*
  347. * From TO1.1, SNVS adds internal pull up control
  348. * for POR_B, the register filed is GPBIT[1:0],
  349. * after system boot up, it can be set to 2b'01
  350. * to disable internal pull up.It can save about
  351. * 30uA power in SNVS mode.
  352. */
  353. writel((readl(MX6UL_SNVS_LP_BASE_ADDR + 0x10) &
  354. (~0x1400)) | 0x400,
  355. MX6UL_SNVS_LP_BASE_ADDR + 0x10);
  356. }
  357. }
  358. if (is_mx6ull()) {
  359. /*
  360. * GPBIT[1:0] is suggested to set to 2'b11:
  361. * 2'b00 : always PUP100K
  362. * 2'b01 : PUP100K when PMIC_ON_REQ or SOC_NOT_FAIL
  363. * 2'b10 : always disable PUP100K
  364. * 2'b11 : PDN100K when SOC_FAIL, PUP100K when SOC_NOT_FAIL
  365. * register offset is different from i.MX6UL, since
  366. * i.MX6UL is fixed by ECO.
  367. */
  368. writel(readl(MX6UL_SNVS_LP_BASE_ADDR) |
  369. 0x3, MX6UL_SNVS_LP_BASE_ADDR);
  370. }
  371. /* Set perclk to source from OSC 24MHz */
  372. #if defined(CONFIG_MX6SL)
  373. set_preclk_from_osc();
  374. #endif
  375. imx_set_wdog_powerdown(false); /* Disable PDE bit of WMCR register */
  376. init_src();
  377. return 0;
  378. }
  379. #ifdef CONFIG_ENV_IS_IN_MMC
  380. __weak int board_mmc_get_env_dev(int devno)
  381. {
  382. return CONFIG_SYS_MMC_ENV_DEV;
  383. }
  384. static int mmc_get_boot_dev(void)
  385. {
  386. struct src *src_regs = (struct src *)SRC_BASE_ADDR;
  387. u32 soc_sbmr = readl(&src_regs->sbmr1);
  388. u32 bootsel;
  389. int devno;
  390. /*
  391. * Refer to
  392. * "i.MX 6Dual/6Quad Applications Processor Reference Manual"
  393. * Chapter "8.5.3.1 Expansion Device eFUSE Configuration"
  394. * i.MX6SL/SX/UL has same layout.
  395. */
  396. bootsel = (soc_sbmr & 0x000000FF) >> 6;
  397. /* No boot from sd/mmc */
  398. if (bootsel != 1)
  399. return -1;
  400. /* BOOT_CFG2[3] and BOOT_CFG2[4] */
  401. devno = (soc_sbmr & 0x00001800) >> 11;
  402. return devno;
  403. }
  404. int mmc_get_env_dev(void)
  405. {
  406. int devno = mmc_get_boot_dev();
  407. /* If not boot from sd/mmc, use default value */
  408. if (devno < 0)
  409. return CONFIG_SYS_MMC_ENV_DEV;
  410. return board_mmc_get_env_dev(devno);
  411. }
  412. #ifdef CONFIG_SYS_MMC_ENV_PART
  413. __weak int board_mmc_get_env_part(int devno)
  414. {
  415. return CONFIG_SYS_MMC_ENV_PART;
  416. }
  417. uint mmc_get_env_part(struct mmc *mmc)
  418. {
  419. int devno = mmc_get_boot_dev();
  420. /* If not boot from sd/mmc, use default value */
  421. if (devno < 0)
  422. return CONFIG_SYS_MMC_ENV_PART;
  423. return board_mmc_get_env_part(devno);
  424. }
  425. #endif
  426. #endif
  427. int board_postclk_init(void)
  428. {
  429. set_ldo_voltage(LDO_SOC, 1175); /* Set VDDSOC to 1.175V */
  430. return 0;
  431. }
  432. #if defined(CONFIG_FEC_MXC)
  433. void imx_get_mac_from_fuse(int dev_id, unsigned char *mac)
  434. {
  435. struct ocotp_regs *ocotp = (struct ocotp_regs *)OCOTP_BASE_ADDR;
  436. struct fuse_bank *bank = &ocotp->bank[4];
  437. struct fuse_bank4_regs *fuse =
  438. (struct fuse_bank4_regs *)bank->fuse_regs;
  439. if ((is_mx6sx() || is_mx6ul() || is_mx6ull()) && dev_id == 1) {
  440. u32 value = readl(&fuse->mac_addr2);
  441. mac[0] = value >> 24 ;
  442. mac[1] = value >> 16 ;
  443. mac[2] = value >> 8 ;
  444. mac[3] = value ;
  445. value = readl(&fuse->mac_addr1);
  446. mac[4] = value >> 24 ;
  447. mac[5] = value >> 16 ;
  448. } else {
  449. u32 value = readl(&fuse->mac_addr1);
  450. mac[0] = (value >> 8);
  451. mac[1] = value ;
  452. value = readl(&fuse->mac_addr0);
  453. mac[2] = value >> 24 ;
  454. mac[3] = value >> 16 ;
  455. mac[4] = value >> 8 ;
  456. mac[5] = value ;
  457. }
  458. }
  459. #endif
  460. /*
  461. * cfg_val will be used for
  462. * Boot_cfg4[7:0]:Boot_cfg3[7:0]:Boot_cfg2[7:0]:Boot_cfg1[7:0]
  463. * After reset, if GPR10[28] is 1, ROM will use GPR9[25:0]
  464. * instead of SBMR1 to determine the boot device.
  465. */
  466. const struct boot_mode soc_boot_modes[] = {
  467. {"normal", MAKE_CFGVAL(0x00, 0x00, 0x00, 0x00)},
  468. /* reserved value should start rom usb */
  469. #if defined(CONFIG_MX6UL) || defined(CONFIG_MX6ULL)
  470. {"usb", MAKE_CFGVAL(0x20, 0x00, 0x00, 0x00)},
  471. #else
  472. {"usb", MAKE_CFGVAL(0x10, 0x00, 0x00, 0x00)},
  473. #endif
  474. {"sata", MAKE_CFGVAL(0x20, 0x00, 0x00, 0x00)},
  475. {"ecspi1:0", MAKE_CFGVAL(0x30, 0x00, 0x00, 0x08)},
  476. {"ecspi1:1", MAKE_CFGVAL(0x30, 0x00, 0x00, 0x18)},
  477. {"ecspi1:2", MAKE_CFGVAL(0x30, 0x00, 0x00, 0x28)},
  478. {"ecspi1:3", MAKE_CFGVAL(0x30, 0x00, 0x00, 0x38)},
  479. /* 4 bit bus width */
  480. {"esdhc1", MAKE_CFGVAL(0x40, 0x20, 0x00, 0x00)},
  481. {"esdhc2", MAKE_CFGVAL(0x40, 0x28, 0x00, 0x00)},
  482. {"esdhc3", MAKE_CFGVAL(0x40, 0x30, 0x00, 0x00)},
  483. {"esdhc4", MAKE_CFGVAL(0x40, 0x38, 0x00, 0x00)},
  484. {NULL, 0},
  485. };
  486. void reset_misc(void)
  487. {
  488. #ifdef CONFIG_VIDEO_MXS
  489. lcdif_power_down();
  490. #endif
  491. }
  492. void s_init(void)
  493. {
  494. struct anatop_regs *anatop = (struct anatop_regs *)ANATOP_BASE_ADDR;
  495. struct mxc_ccm_reg *ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
  496. u32 mask480;
  497. u32 mask528;
  498. u32 reg, periph1, periph2;
  499. if (is_mx6sx() || is_mx6ul() || is_mx6ull())
  500. return;
  501. /* Due to hardware limitation, on MX6Q we need to gate/ungate all PFDs
  502. * to make sure PFD is working right, otherwise, PFDs may
  503. * not output clock after reset, MX6DL and MX6SL have added 396M pfd
  504. * workaround in ROM code, as bus clock need it
  505. */
  506. mask480 = ANATOP_PFD_CLKGATE_MASK(0) |
  507. ANATOP_PFD_CLKGATE_MASK(1) |
  508. ANATOP_PFD_CLKGATE_MASK(2) |
  509. ANATOP_PFD_CLKGATE_MASK(3);
  510. mask528 = ANATOP_PFD_CLKGATE_MASK(1) |
  511. ANATOP_PFD_CLKGATE_MASK(3);
  512. reg = readl(&ccm->cbcmr);
  513. periph2 = ((reg & MXC_CCM_CBCMR_PRE_PERIPH2_CLK_SEL_MASK)
  514. >> MXC_CCM_CBCMR_PRE_PERIPH2_CLK_SEL_OFFSET);
  515. periph1 = ((reg & MXC_CCM_CBCMR_PRE_PERIPH_CLK_SEL_MASK)
  516. >> MXC_CCM_CBCMR_PRE_PERIPH_CLK_SEL_OFFSET);
  517. /* Checking if PLL2 PFD0 or PLL2 PFD2 is using for periph clock */
  518. if ((periph2 != 0x2) && (periph1 != 0x2))
  519. mask528 |= ANATOP_PFD_CLKGATE_MASK(0);
  520. if ((periph2 != 0x1) && (periph1 != 0x1) &&
  521. (periph2 != 0x3) && (periph1 != 0x3))
  522. mask528 |= ANATOP_PFD_CLKGATE_MASK(2);
  523. writel(mask480, &anatop->pfd_480_set);
  524. writel(mask528, &anatop->pfd_528_set);
  525. writel(mask480, &anatop->pfd_480_clr);
  526. writel(mask528, &anatop->pfd_528_clr);
  527. }
  528. #ifdef CONFIG_IMX_HDMI
  529. void imx_enable_hdmi_phy(void)
  530. {
  531. struct hdmi_regs *hdmi = (struct hdmi_regs *)HDMI_ARB_BASE_ADDR;
  532. u8 reg;
  533. reg = readb(&hdmi->phy_conf0);
  534. reg |= HDMI_PHY_CONF0_PDZ_MASK;
  535. writeb(reg, &hdmi->phy_conf0);
  536. udelay(3000);
  537. reg |= HDMI_PHY_CONF0_ENTMDS_MASK;
  538. writeb(reg, &hdmi->phy_conf0);
  539. udelay(3000);
  540. reg |= HDMI_PHY_CONF0_GEN2_TXPWRON_MASK;
  541. writeb(reg, &hdmi->phy_conf0);
  542. writeb(HDMI_MC_PHYRSTZ_ASSERT, &hdmi->mc_phyrstz);
  543. }
  544. void imx_setup_hdmi(void)
  545. {
  546. struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
  547. struct hdmi_regs *hdmi = (struct hdmi_regs *)HDMI_ARB_BASE_ADDR;
  548. int reg, count;
  549. u8 val;
  550. /* Turn on HDMI PHY clock */
  551. reg = readl(&mxc_ccm->CCGR2);
  552. reg |= MXC_CCM_CCGR2_HDMI_TX_IAHBCLK_MASK|
  553. MXC_CCM_CCGR2_HDMI_TX_ISFRCLK_MASK;
  554. writel(reg, &mxc_ccm->CCGR2);
  555. writeb(HDMI_MC_PHYRSTZ_DEASSERT, &hdmi->mc_phyrstz);
  556. reg = readl(&mxc_ccm->chsccdr);
  557. reg &= ~(MXC_CCM_CHSCCDR_IPU1_DI0_PRE_CLK_SEL_MASK|
  558. MXC_CCM_CHSCCDR_IPU1_DI0_PODF_MASK|
  559. MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_MASK);
  560. reg |= (CHSCCDR_PODF_DIVIDE_BY_3
  561. << MXC_CCM_CHSCCDR_IPU1_DI0_PODF_OFFSET)
  562. |(CHSCCDR_IPU_PRE_CLK_540M_PFD
  563. << MXC_CCM_CHSCCDR_IPU1_DI0_PRE_CLK_SEL_OFFSET);
  564. writel(reg, &mxc_ccm->chsccdr);
  565. /* Clear the overflow condition */
  566. if (readb(&hdmi->ih_fc_stat2) & HDMI_IH_FC_STAT2_OVERFLOW_MASK) {
  567. /* TMDS software reset */
  568. writeb((u8)~HDMI_MC_SWRSTZ_TMDSSWRST_REQ, &hdmi->mc_swrstz);
  569. val = readb(&hdmi->fc_invidconf);
  570. /* Need minimum 3 times to write to clear the register */
  571. for (count = 0 ; count < 5 ; count++)
  572. writeb(val, &hdmi->fc_invidconf);
  573. }
  574. }
  575. #endif
  576. #ifdef CONFIG_IMX_BOOTAUX
  577. int arch_auxiliary_core_up(u32 core_id, u32 boot_private_data)
  578. {
  579. struct src *src_reg;
  580. u32 stack, pc;
  581. if (!boot_private_data)
  582. return -EINVAL;
  583. stack = *(u32 *)boot_private_data;
  584. pc = *(u32 *)(boot_private_data + 4);
  585. /* Set the stack and pc to M4 bootROM */
  586. writel(stack, M4_BOOTROM_BASE_ADDR);
  587. writel(pc, M4_BOOTROM_BASE_ADDR + 4);
  588. /* Enable M4 */
  589. src_reg = (struct src *)SRC_BASE_ADDR;
  590. clrsetbits_le32(&src_reg->scr, SRC_SCR_M4C_NON_SCLR_RST_MASK,
  591. SRC_SCR_M4_ENABLE_MASK);
  592. return 0;
  593. }
  594. int arch_auxiliary_core_check_up(u32 core_id)
  595. {
  596. struct src *src_reg = (struct src *)SRC_BASE_ADDR;
  597. unsigned val;
  598. val = readl(&src_reg->scr);
  599. if (val & SRC_SCR_M4C_NON_SCLR_RST_MASK)
  600. return 0; /* assert in reset */
  601. return 1;
  602. }
  603. #endif