start.S 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501
  1. /*
  2. * armboot - Startup Code for ARM926EJS CPU-core
  3. *
  4. * Copyright (c) 2003 Texas Instruments
  5. *
  6. * ----- Adapted for OMAP1610 OMAP730 from ARM925t code ------
  7. *
  8. * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
  9. * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
  10. * Copyright (c) 2002 Gary Jennejohn <garyj@denx.de>
  11. * Copyright (c) 2003 Richard Woodruff <r-woodruff2@ti.com>
  12. * Copyright (c) 2003 Kshitij <kshitij@ti.com>
  13. * Copyright (c) 2010 Albert Aribaud <albert.u.boot@aribaud.net>
  14. *
  15. * See file CREDITS for list of people who contributed to this
  16. * project.
  17. *
  18. * This program is free software; you can redistribute it and/or
  19. * modify it under the terms of the GNU General Public License as
  20. * published by the Free Software Foundation; either version 2 of
  21. * the License, or (at your option) any later version.
  22. *
  23. * This program is distributed in the hope that it will be useful,
  24. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  25. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  26. * GNU General Public License for more details.
  27. *
  28. * You should have received a copy of the GNU General Public License
  29. * along with this program; if not, write to the Free Software
  30. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  31. * MA 02111-1307 USA
  32. */
  33. #include <asm-offsets.h>
  34. #include <config.h>
  35. #include <version.h>
  36. /*
  37. *************************************************************************
  38. *
  39. * Jump vector table as in table 3.1 in [1]
  40. *
  41. *************************************************************************
  42. */
  43. .globl _start
  44. _start:
  45. b reset
  46. ldr pc, _undefined_instruction
  47. ldr pc, _software_interrupt
  48. ldr pc, _prefetch_abort
  49. ldr pc, _data_abort
  50. ldr pc, _not_used
  51. ldr pc, _irq
  52. ldr pc, _fiq
  53. _undefined_instruction:
  54. .word undefined_instruction
  55. _software_interrupt:
  56. .word software_interrupt
  57. _prefetch_abort:
  58. .word prefetch_abort
  59. _data_abort:
  60. .word data_abort
  61. _not_used:
  62. .word not_used
  63. _irq:
  64. .word irq
  65. _fiq:
  66. .word fiq
  67. .balignl 16,0xdeadbeef
  68. _vectors_end:
  69. /*
  70. *************************************************************************
  71. *
  72. * Startup Code (reset vector)
  73. *
  74. * do important init only if we don't start from memory!
  75. * setup Memory and board specific bits prior to relocation.
  76. * relocate armboot to ram
  77. * setup stack
  78. *
  79. *************************************************************************
  80. */
  81. .globl _TEXT_BASE
  82. _TEXT_BASE:
  83. .word CONFIG_SYS_TEXT_BASE
  84. /*
  85. * These are defined in the board-specific linker script.
  86. * Subtracting _start from them lets the linker put their
  87. * relative position in the executable instead of leaving
  88. * them null.
  89. */
  90. .globl _bss_start_ofs
  91. _bss_start_ofs:
  92. .word __bss_start - _start
  93. .globl _bss_end_ofs
  94. _bss_end_ofs:
  95. .word __bss_end__ - _start
  96. .globl _end_ofs
  97. _end_ofs:
  98. .word _end - _start
  99. #ifdef CONFIG_USE_IRQ
  100. /* IRQ stack memory (calculated at run-time) */
  101. .globl IRQ_STACK_START
  102. IRQ_STACK_START:
  103. .word 0x0badc0de
  104. /* IRQ stack memory (calculated at run-time) */
  105. .globl FIQ_STACK_START
  106. FIQ_STACK_START:
  107. .word 0x0badc0de
  108. #endif
  109. /* IRQ stack memory (calculated at run-time) + 8 bytes */
  110. .globl IRQ_STACK_START_IN
  111. IRQ_STACK_START_IN:
  112. .word 0x0badc0de
  113. /*
  114. * the actual reset code
  115. */
  116. reset:
  117. /*
  118. * set the cpu to SVC32 mode
  119. */
  120. mrs r0,cpsr
  121. bic r0,r0,#0x1f
  122. orr r0,r0,#0xd3
  123. msr cpsr,r0
  124. /*
  125. * we do sys-critical inits only at reboot,
  126. * not when booting from ram!
  127. */
  128. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  129. bl cpu_init_crit
  130. #endif
  131. /* Set stackpointer in internal RAM to call board_init_f */
  132. call_board_init_f:
  133. ldr sp, =(CONFIG_SYS_INIT_SP_ADDR)
  134. bic sp, sp, #7 /* 8-byte alignment for ABI compliance */
  135. ldr r0,=0x00000000
  136. bl board_init_f
  137. /*------------------------------------------------------------------------------*/
  138. /*
  139. * void relocate_code (addr_sp, gd, addr_moni)
  140. *
  141. * This "function" does not return, instead it continues in RAM
  142. * after relocating the monitor code.
  143. *
  144. */
  145. .globl relocate_code
  146. relocate_code:
  147. mov r4, r0 /* save addr_sp */
  148. mov r5, r1 /* save addr of gd */
  149. mov r6, r2 /* save addr of destination */
  150. /* Set up the stack */
  151. stack_setup:
  152. mov sp, r4
  153. adr r0, _start
  154. cmp r0, r6
  155. beq clear_bss /* skip relocation */
  156. mov r1, r6 /* r1 <- scratch for copy_loop */
  157. ldr r3, _bss_start_ofs
  158. add r2, r0, r3 /* r2 <- source end address */
  159. copy_loop:
  160. ldmia r0!, {r9-r10} /* copy from source address [r0] */
  161. stmia r1!, {r9-r10} /* copy to target address [r1] */
  162. cmp r0, r2 /* until source end address [r2] */
  163. blo copy_loop
  164. #ifndef CONFIG_SPL_BUILD
  165. /*
  166. * fix .rel.dyn relocations
  167. */
  168. ldr r0, _TEXT_BASE /* r0 <- Text base */
  169. sub r9, r6, r0 /* r9 <- relocation offset */
  170. ldr r10, _dynsym_start_ofs /* r10 <- sym table ofs */
  171. add r10, r10, r0 /* r10 <- sym table in FLASH */
  172. ldr r2, _rel_dyn_start_ofs /* r2 <- rel dyn start ofs */
  173. add r2, r2, r0 /* r2 <- rel dyn start in FLASH */
  174. ldr r3, _rel_dyn_end_ofs /* r3 <- rel dyn end ofs */
  175. add r3, r3, r0 /* r3 <- rel dyn end in FLASH */
  176. fixloop:
  177. ldr r0, [r2] /* r0 <- location to fix up, IN FLASH! */
  178. add r0, r0, r9 /* r0 <- location to fix up in RAM */
  179. ldr r1, [r2, #4]
  180. and r7, r1, #0xff
  181. cmp r7, #23 /* relative fixup? */
  182. beq fixrel
  183. cmp r7, #2 /* absolute fixup? */
  184. beq fixabs
  185. /* ignore unknown type of fixup */
  186. b fixnext
  187. fixabs:
  188. /* absolute fix: set location to (offset) symbol value */
  189. mov r1, r1, LSR #4 /* r1 <- symbol index in .dynsym */
  190. add r1, r10, r1 /* r1 <- address of symbol in table */
  191. ldr r1, [r1, #4] /* r1 <- symbol value */
  192. add r1, r1, r9 /* r1 <- relocated sym addr */
  193. b fixnext
  194. fixrel:
  195. /* relative fix: increase location by offset */
  196. ldr r1, [r0]
  197. add r1, r1, r9
  198. fixnext:
  199. str r1, [r0]
  200. add r2, r2, #8 /* each rel.dyn entry is 8 bytes */
  201. cmp r2, r3
  202. blo fixloop
  203. #endif
  204. clear_bss:
  205. #ifndef CONFIG_SPL_BUILD
  206. ldr r0, _bss_start_ofs
  207. ldr r1, _bss_end_ofs
  208. mov r4, r6 /* reloc addr */
  209. add r0, r0, r4
  210. add r1, r1, r4
  211. mov r2, #0x00000000 /* clear */
  212. clbss_l:cmp r0, r1 /* clear loop... */
  213. bhs clbss_e /* if reached end of bss, exit */
  214. str r2, [r0]
  215. add r0, r0, #4
  216. b clbss_l
  217. clbss_e:
  218. #endif
  219. /*
  220. * We are done. Do not return, instead branch to second part of board
  221. * initialization, now running from RAM.
  222. */
  223. #ifdef CONFIG_NAND_SPL
  224. ldr pc, _nand_boot
  225. _nand_boot: .word nand_boot
  226. #else
  227. ldr r0, _board_init_r_ofs
  228. adr r1, _start
  229. add lr, r0, r1
  230. add lr, lr, r9
  231. /* setup parameters for board_init_r */
  232. mov r0, r5 /* gd_t */
  233. mov r1, r6 /* dest_addr */
  234. /* jump to it ... */
  235. mov pc, lr
  236. _board_init_r_ofs:
  237. .word board_init_r - _start
  238. #endif
  239. _rel_dyn_start_ofs:
  240. .word __rel_dyn_start - _start
  241. _rel_dyn_end_ofs:
  242. .word __rel_dyn_end - _start
  243. _dynsym_start_ofs:
  244. .word __dynsym_start - _start
  245. /*
  246. *************************************************************************
  247. *
  248. * CPU_init_critical registers
  249. *
  250. * setup important registers
  251. * setup memory timing
  252. *
  253. *************************************************************************
  254. */
  255. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  256. cpu_init_crit:
  257. /*
  258. * flush v4 I/D caches
  259. */
  260. mov r0, #0
  261. mcr p15, 0, r0, c7, c5, 0 /* flush v4 I-cache */
  262. mcr p15, 0, r0, c7, c6, 0 /* flush v4 D-cache */
  263. /*
  264. * disable MMU stuff and caches
  265. */
  266. mrc p15, 0, r0, c1, c0, 0
  267. bic r0, r0, #0x00002300 /* clear bits 13, 9:8 (--V- --RS) */
  268. bic r0, r0, #0x00000087 /* clear bits 7, 2:0 (B--- -CAM) */
  269. orr r0, r0, #0x00000002 /* set bit 2 (A) Align */
  270. orr r0, r0, #0x00001000 /* set bit 12 (I) I-Cache */
  271. mcr p15, 0, r0, c1, c0, 0
  272. /*
  273. * Go setup Memory and board specific bits prior to relocation.
  274. */
  275. mov ip, lr /* perserve link reg across call */
  276. bl lowlevel_init /* go setup memory */
  277. mov lr, ip /* restore link */
  278. mov pc, lr /* back to my caller */
  279. #endif
  280. /*
  281. *************************************************************************
  282. *
  283. * Interrupt handling
  284. *
  285. *************************************************************************
  286. */
  287. @
  288. @ IRQ stack frame.
  289. @
  290. #define S_FRAME_SIZE 72
  291. #define S_OLD_R0 68
  292. #define S_PSR 64
  293. #define S_PC 60
  294. #define S_LR 56
  295. #define S_SP 52
  296. #define S_IP 48
  297. #define S_FP 44
  298. #define S_R10 40
  299. #define S_R9 36
  300. #define S_R8 32
  301. #define S_R7 28
  302. #define S_R6 24
  303. #define S_R5 20
  304. #define S_R4 16
  305. #define S_R3 12
  306. #define S_R2 8
  307. #define S_R1 4
  308. #define S_R0 0
  309. #define MODE_SVC 0x13
  310. #define I_BIT 0x80
  311. /*
  312. * use bad_save_user_regs for abort/prefetch/undef/swi ...
  313. * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
  314. */
  315. .macro bad_save_user_regs
  316. @ carve out a frame on current user stack
  317. sub sp, sp, #S_FRAME_SIZE
  318. stmia sp, {r0 - r12} @ Save user registers (now in svc mode) r0-r12
  319. ldr r2, IRQ_STACK_START_IN
  320. @ get values for "aborted" pc and cpsr (into parm regs)
  321. ldmia r2, {r2 - r3}
  322. add r0, sp, #S_FRAME_SIZE @ grab pointer to old stack
  323. add r5, sp, #S_SP
  324. mov r1, lr
  325. stmia r5, {r0 - r3} @ save sp_SVC, lr_SVC, pc, cpsr
  326. mov r0, sp @ save current stack into r0 (param register)
  327. .endm
  328. .macro irq_save_user_regs
  329. sub sp, sp, #S_FRAME_SIZE
  330. stmia sp, {r0 - r12} @ Calling r0-r12
  331. @ !!!! R8 NEEDS to be saved !!!! a reserved stack spot would be good.
  332. add r8, sp, #S_PC
  333. stmdb r8, {sp, lr}^ @ Calling SP, LR
  334. str lr, [r8, #0] @ Save calling PC
  335. mrs r6, spsr
  336. str r6, [r8, #4] @ Save CPSR
  337. str r0, [r8, #8] @ Save OLD_R0
  338. mov r0, sp
  339. .endm
  340. .macro irq_restore_user_regs
  341. ldmia sp, {r0 - lr}^ @ Calling r0 - lr
  342. mov r0, r0
  343. ldr lr, [sp, #S_PC] @ Get PC
  344. add sp, sp, #S_FRAME_SIZE
  345. subs pc, lr, #4 @ return & move spsr_svc into cpsr
  346. .endm
  347. .macro get_bad_stack
  348. ldr r13, IRQ_STACK_START_IN @ setup our mode stack
  349. str lr, [r13] @ save caller lr in position 0 of saved stack
  350. mrs lr, spsr @ get the spsr
  351. str lr, [r13, #4] @ save spsr in position 1 of saved stack
  352. mov r13, #MODE_SVC @ prepare SVC-Mode
  353. @ msr spsr_c, r13
  354. msr spsr, r13 @ switch modes, make sure moves will execute
  355. mov lr, pc @ capture return pc
  356. movs pc, lr @ jump to next instruction & switch modes.
  357. .endm
  358. .macro get_irq_stack @ setup IRQ stack
  359. ldr sp, IRQ_STACK_START
  360. .endm
  361. .macro get_fiq_stack @ setup FIQ stack
  362. ldr sp, FIQ_STACK_START
  363. .endm
  364. /*
  365. * exception handlers
  366. */
  367. .align 5
  368. undefined_instruction:
  369. get_bad_stack
  370. bad_save_user_regs
  371. bl do_undefined_instruction
  372. .align 5
  373. software_interrupt:
  374. get_bad_stack
  375. bad_save_user_regs
  376. bl do_software_interrupt
  377. .align 5
  378. prefetch_abort:
  379. get_bad_stack
  380. bad_save_user_regs
  381. bl do_prefetch_abort
  382. .align 5
  383. data_abort:
  384. get_bad_stack
  385. bad_save_user_regs
  386. bl do_data_abort
  387. .align 5
  388. not_used:
  389. get_bad_stack
  390. bad_save_user_regs
  391. bl do_not_used
  392. #ifdef CONFIG_USE_IRQ
  393. .align 5
  394. irq:
  395. get_irq_stack
  396. irq_save_user_regs
  397. bl do_irq
  398. irq_restore_user_regs
  399. .align 5
  400. fiq:
  401. get_fiq_stack
  402. /* someone ought to write a more effiction fiq_save_user_regs */
  403. irq_save_user_regs
  404. bl do_fiq
  405. irq_restore_user_regs
  406. #else
  407. .align 5
  408. irq:
  409. get_bad_stack
  410. bad_save_user_regs
  411. bl do_irq
  412. .align 5
  413. fiq:
  414. get_bad_stack
  415. bad_save_user_regs
  416. bl do_fiq
  417. #endif
  418. # ifdef CONFIG_INTEGRATOR
  419. /* Satisfied by general board level routine */
  420. #else
  421. .align 5
  422. .globl reset_cpu
  423. reset_cpu:
  424. ldr r1, rstctl1 /* get clkm1 reset ctl */
  425. mov r3, #0x0
  426. strh r3, [r1] /* clear it */
  427. mov r3, #0x8
  428. strh r3, [r1] /* force dsp+arm reset */
  429. _loop_forever:
  430. b _loop_forever
  431. rstctl1:
  432. .word 0xfffece10
  433. #endif /* #ifdef CONFIG_INTEGRATOR */