fsl_qbman.h 2.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475
  1. /*
  2. * Copyright 2017 NXP
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #ifndef __FSL_QBMAN_H__
  7. #define __FSL_QBMAN_H__
  8. void fdt_fixup_qportals(void *blob);
  9. void fdt_fixup_bportals(void *blob);
  10. void inhibit_portals(void __iomem *addr, int max_portals,
  11. int arch_max_portals, int portal_cinh_size);
  12. void setup_qbman_portals(void);
  13. struct ccsr_qman {
  14. #ifdef CONFIG_SYS_FSL_QMAN_V3
  15. u8 res0[0x200];
  16. #else
  17. struct {
  18. u32 qcsp_lio_cfg; /* 0x0 - SW Portal n LIO cfg */
  19. u32 qcsp_io_cfg; /* 0x4 - SW Portal n IO cfg */
  20. u32 res;
  21. u32 qcsp_dd_cfg; /* 0xc - SW Portal Dynamic Debug cfg */
  22. } qcsp[32];
  23. #endif
  24. /* Not actually reserved, but irrelevant to u-boot */
  25. u8 res[0xbf8 - 0x200];
  26. u32 ip_rev_1;
  27. u32 ip_rev_2;
  28. u32 fqd_bare; /* FQD Extended Base Addr Register */
  29. u32 fqd_bar; /* FQD Base Addr Register */
  30. u8 res1[0x8];
  31. u32 fqd_ar; /* FQD Attributes Register */
  32. u8 res2[0xc];
  33. u32 pfdr_bare; /* PFDR Extended Base Addr Register */
  34. u32 pfdr_bar; /* PFDR Base Addr Register */
  35. u8 res3[0x8];
  36. u32 pfdr_ar; /* PFDR Attributes Register */
  37. u8 res4[0x4c];
  38. u32 qcsp_bare; /* QCSP Extended Base Addr Register */
  39. u32 qcsp_bar; /* QCSP Base Addr Register */
  40. u8 res5[0x78];
  41. u32 ci_sched_cfg; /* Initiator Scheduling Configuration */
  42. u32 srcidr; /* Source ID Register */
  43. u32 liodnr; /* LIODN Register */
  44. u8 res6[4];
  45. u32 ci_rlm_cfg; /* Initiator Read Latency Monitor Cfg */
  46. u32 ci_rlm_avg; /* Initiator Read Latency Monitor Avg */
  47. u8 res7[0x2e8];
  48. #ifdef CONFIG_SYS_FSL_QMAN_V3
  49. struct {
  50. u32 qcsp_lio_cfg; /* 0x0 - SW Portal n LIO cfg */
  51. u32 qcsp_io_cfg; /* 0x4 - SW Portal n IO cfg */
  52. u32 res;
  53. u32 qcsp_dd_cfg; /* 0xc - SW Portal n Dynamic Debug cfg*/
  54. } qcsp[50];
  55. #endif
  56. };
  57. struct ccsr_bman {
  58. /* Not actually reserved, but irrelevant to u-boot */
  59. u8 res[0xbf8];
  60. u32 ip_rev_1;
  61. u32 ip_rev_2;
  62. u32 fbpr_bare; /* FBPR Extended Base Addr Register */
  63. u32 fbpr_bar; /* FBPR Base Addr Register */
  64. u8 res1[0x8];
  65. u32 fbpr_ar; /* FBPR Attributes Register */
  66. u8 res2[0xf0];
  67. u32 srcidr; /* Source ID Register */
  68. u32 liodnr; /* LIODN Register */
  69. u8 res7[0x2f4];
  70. };
  71. #endif /* __FSL_QBMAN_H__ */