serial_uniphier.c 3.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154
  1. /*
  2. * Copyright (C) 2012-2015 Masahiro Yamada <yamada.masahiro@socionext.com>
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #include <linux/io.h>
  7. #include <linux/serial_reg.h>
  8. #include <asm/errno.h>
  9. #include <dm/device.h>
  10. #include <dm/platform_data/serial-uniphier.h>
  11. #include <mapmem.h>
  12. #include <serial.h>
  13. #include <fdtdec.h>
  14. /*
  15. * Note: Register map is slightly different from that of 16550.
  16. */
  17. struct uniphier_serial {
  18. u32 rx; /* In: Receive buffer */
  19. #define tx rx /* Out: Transmit buffer */
  20. u32 ier; /* Interrupt Enable Register */
  21. u32 iir; /* In: Interrupt ID Register */
  22. u32 char_fcr; /* Charactor / FIFO Control Register */
  23. u32 lcr_mcr; /* Line/Modem Control Register */
  24. #define LCR_SHIFT 8
  25. #define LCR_MASK (0xff << (LCR_SHIFT))
  26. u32 lsr; /* In: Line Status Register */
  27. u32 msr; /* In: Modem Status Register */
  28. u32 __rsv0;
  29. u32 __rsv1;
  30. u32 dlr; /* Divisor Latch Register */
  31. };
  32. struct uniphier_serial_private_data {
  33. struct uniphier_serial __iomem *membase;
  34. };
  35. #define uniphier_serial_port(dev) \
  36. ((struct uniphier_serial_private_data *)dev_get_priv(dev))->membase
  37. static int uniphier_serial_setbrg(struct udevice *dev, int baudrate)
  38. {
  39. struct uniphier_serial_platform_data *plat = dev_get_platdata(dev);
  40. struct uniphier_serial __iomem *port = uniphier_serial_port(dev);
  41. const unsigned int mode_x_div = 16;
  42. unsigned int divisor;
  43. divisor = DIV_ROUND_CLOSEST(plat->uartclk, mode_x_div * baudrate);
  44. writel(divisor, &port->dlr);
  45. return 0;
  46. }
  47. static int uniphier_serial_getc(struct udevice *dev)
  48. {
  49. struct uniphier_serial __iomem *port = uniphier_serial_port(dev);
  50. if (!(readl(&port->lsr) & UART_LSR_DR))
  51. return -EAGAIN;
  52. return readl(&port->rx);
  53. }
  54. static int uniphier_serial_putc(struct udevice *dev, const char c)
  55. {
  56. struct uniphier_serial __iomem *port = uniphier_serial_port(dev);
  57. if (!(readl(&port->lsr) & UART_LSR_THRE))
  58. return -EAGAIN;
  59. writel(c, &port->tx);
  60. return 0;
  61. }
  62. static int uniphier_serial_pending(struct udevice *dev, bool input)
  63. {
  64. struct uniphier_serial __iomem *port = uniphier_serial_port(dev);
  65. if (input)
  66. return readl(&port->lsr) & UART_LSR_DR;
  67. else
  68. return !(readl(&port->lsr) & UART_LSR_THRE);
  69. }
  70. static int uniphier_serial_probe(struct udevice *dev)
  71. {
  72. u32 tmp;
  73. struct uniphier_serial_private_data *priv = dev_get_priv(dev);
  74. struct uniphier_serial_platform_data *plat = dev_get_platdata(dev);
  75. struct uniphier_serial __iomem *port;
  76. port = map_sysmem(plat->base, sizeof(struct uniphier_serial));
  77. if (!port)
  78. return -ENOMEM;
  79. priv->membase = port;
  80. tmp = readl(&port->lcr_mcr);
  81. tmp &= ~LCR_MASK;
  82. tmp |= UART_LCR_WLEN8 << LCR_SHIFT;
  83. writel(tmp, &port->lcr_mcr);
  84. return 0;
  85. }
  86. static int uniphier_serial_remove(struct udevice *dev)
  87. {
  88. unmap_sysmem(uniphier_serial_port(dev));
  89. return 0;
  90. }
  91. #ifdef CONFIG_OF_CONTROL
  92. static const struct udevice_id uniphier_uart_of_match[] = {
  93. { .compatible = "socionext,uniphier-uart" },
  94. { /* sentinel */ }
  95. };
  96. static int uniphier_serial_ofdata_to_platdata(struct udevice *dev)
  97. {
  98. struct uniphier_serial_platform_data *plat = dev_get_platdata(dev);
  99. DECLARE_GLOBAL_DATA_PTR;
  100. plat->base = fdtdec_get_addr(gd->fdt_blob, dev->of_offset, "reg");
  101. plat->uartclk = fdtdec_get_int(gd->fdt_blob, dev->of_offset,
  102. "clock-frequency", 0);
  103. return 0;
  104. }
  105. #endif
  106. static const struct dm_serial_ops uniphier_serial_ops = {
  107. .setbrg = uniphier_serial_setbrg,
  108. .getc = uniphier_serial_getc,
  109. .putc = uniphier_serial_putc,
  110. .pending = uniphier_serial_pending,
  111. };
  112. U_BOOT_DRIVER(uniphier_serial) = {
  113. .name = DRIVER_NAME,
  114. .id = UCLASS_SERIAL,
  115. .of_match = of_match_ptr(uniphier_uart_of_match),
  116. .ofdata_to_platdata = of_match_ptr(uniphier_serial_ofdata_to_platdata),
  117. .probe = uniphier_serial_probe,
  118. .remove = uniphier_serial_remove,
  119. .priv_auto_alloc_size = sizeof(struct uniphier_serial_private_data),
  120. .platdata_auto_alloc_size =
  121. sizeof(struct uniphier_serial_platform_data),
  122. .ops = &uniphier_serial_ops,
  123. .flags = DM_FLAG_PRE_RELOC,
  124. };