uniphier-sd.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763
  1. /*
  2. * Copyright (C) 2016 Socionext Inc.
  3. * Author: Masahiro Yamada <yamada.masahiro@socionext.com>
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. #include <common.h>
  8. #include <clk.h>
  9. #include <fdtdec.h>
  10. #include <mmc.h>
  11. #include <dm/device.h>
  12. #include <linux/compat.h>
  13. #include <linux/io.h>
  14. #include <linux/sizes.h>
  15. #include <asm/unaligned.h>
  16. #include <asm/dma-mapping.h>
  17. DECLARE_GLOBAL_DATA_PTR;
  18. #define UNIPHIER_SD_CMD 0x000 /* command */
  19. #define UNIPHIER_SD_CMD_NOSTOP BIT(14) /* No automatic CMD12 issue */
  20. #define UNIPHIER_SD_CMD_MULTI BIT(13) /* multiple block transfer */
  21. #define UNIPHIER_SD_CMD_RD BIT(12) /* 1: read, 0: write */
  22. #define UNIPHIER_SD_CMD_DATA BIT(11) /* data transfer */
  23. #define UNIPHIER_SD_CMD_APP BIT(6) /* ACMD preceded by CMD55 */
  24. #define UNIPHIER_SD_CMD_NORMAL (0 << 8)/* auto-detect of resp-type */
  25. #define UNIPHIER_SD_CMD_RSP_NONE (3 << 8)/* response: none */
  26. #define UNIPHIER_SD_CMD_RSP_R1 (4 << 8)/* response: R1, R5, R6, R7 */
  27. #define UNIPHIER_SD_CMD_RSP_R1B (5 << 8)/* response: R1b, R5b */
  28. #define UNIPHIER_SD_CMD_RSP_R2 (6 << 8)/* response: R2 */
  29. #define UNIPHIER_SD_CMD_RSP_R3 (7 << 8)/* response: R3, R4 */
  30. #define UNIPHIER_SD_ARG 0x008 /* command argument */
  31. #define UNIPHIER_SD_STOP 0x010 /* stop action control */
  32. #define UNIPHIER_SD_STOP_SEC BIT(8) /* use sector count */
  33. #define UNIPHIER_SD_STOP_STP BIT(0) /* issue CMD12 */
  34. #define UNIPHIER_SD_SECCNT 0x014 /* sector counter */
  35. #define UNIPHIER_SD_RSP10 0x018 /* response[39:8] */
  36. #define UNIPHIER_SD_RSP32 0x020 /* response[71:40] */
  37. #define UNIPHIER_SD_RSP54 0x028 /* response[103:72] */
  38. #define UNIPHIER_SD_RSP76 0x030 /* response[127:104] */
  39. #define UNIPHIER_SD_INFO1 0x038 /* IRQ status 1 */
  40. #define UNIPHIER_SD_INFO1_CD BIT(5) /* state of card detect */
  41. #define UNIPHIER_SD_INFO1_INSERT BIT(4) /* card inserted */
  42. #define UNIPHIER_SD_INFO1_REMOVE BIT(3) /* card removed */
  43. #define UNIPHIER_SD_INFO1_CMP BIT(2) /* data complete */
  44. #define UNIPHIER_SD_INFO1_RSP BIT(0) /* response complete */
  45. #define UNIPHIER_SD_INFO2 0x03c /* IRQ status 2 */
  46. #define UNIPHIER_SD_INFO2_ERR_ILA BIT(15) /* illegal access err */
  47. #define UNIPHIER_SD_INFO2_CBSY BIT(14) /* command busy */
  48. #define UNIPHIER_SD_INFO2_BWE BIT(9) /* write buffer ready */
  49. #define UNIPHIER_SD_INFO2_BRE BIT(8) /* read buffer ready */
  50. #define UNIPHIER_SD_INFO2_DAT0 BIT(7) /* SDDAT0 */
  51. #define UNIPHIER_SD_INFO2_ERR_RTO BIT(6) /* response time out */
  52. #define UNIPHIER_SD_INFO2_ERR_ILR BIT(5) /* illegal read err */
  53. #define UNIPHIER_SD_INFO2_ERR_ILW BIT(4) /* illegal write err */
  54. #define UNIPHIER_SD_INFO2_ERR_TO BIT(3) /* time out error */
  55. #define UNIPHIER_SD_INFO2_ERR_END BIT(2) /* END bit error */
  56. #define UNIPHIER_SD_INFO2_ERR_CRC BIT(1) /* CRC error */
  57. #define UNIPHIER_SD_INFO2_ERR_IDX BIT(0) /* cmd index error */
  58. #define UNIPHIER_SD_INFO1_MASK 0x040
  59. #define UNIPHIER_SD_INFO2_MASK 0x044
  60. #define UNIPHIER_SD_CLKCTL 0x048 /* clock divisor */
  61. #define UNIPHIER_SD_CLKCTL_DIV_MASK 0x104ff
  62. #define UNIPHIER_SD_CLKCTL_DIV1024 BIT(16) /* SDCLK = CLK / 1024 */
  63. #define UNIPHIER_SD_CLKCTL_DIV512 BIT(7) /* SDCLK = CLK / 512 */
  64. #define UNIPHIER_SD_CLKCTL_DIV256 BIT(6) /* SDCLK = CLK / 256 */
  65. #define UNIPHIER_SD_CLKCTL_DIV128 BIT(5) /* SDCLK = CLK / 128 */
  66. #define UNIPHIER_SD_CLKCTL_DIV64 BIT(4) /* SDCLK = CLK / 64 */
  67. #define UNIPHIER_SD_CLKCTL_DIV32 BIT(3) /* SDCLK = CLK / 32 */
  68. #define UNIPHIER_SD_CLKCTL_DIV16 BIT(2) /* SDCLK = CLK / 16 */
  69. #define UNIPHIER_SD_CLKCTL_DIV8 BIT(1) /* SDCLK = CLK / 8 */
  70. #define UNIPHIER_SD_CLKCTL_DIV4 BIT(0) /* SDCLK = CLK / 4 */
  71. #define UNIPHIER_SD_CLKCTL_DIV2 0 /* SDCLK = CLK / 2 */
  72. #define UNIPHIER_SD_CLKCTL_DIV1 BIT(10) /* SDCLK = CLK */
  73. #define UNIPHIER_SD_CLKCTL_OFFEN BIT(9) /* stop SDCLK when unused */
  74. #define UNIPHIER_SD_CLKCTL_SCLKEN BIT(8) /* SDCLK output enable */
  75. #define UNIPHIER_SD_SIZE 0x04c /* block size */
  76. #define UNIPHIER_SD_OPTION 0x050
  77. #define UNIPHIER_SD_OPTION_WIDTH_MASK (5 << 13)
  78. #define UNIPHIER_SD_OPTION_WIDTH_1 (4 << 13)
  79. #define UNIPHIER_SD_OPTION_WIDTH_4 (0 << 13)
  80. #define UNIPHIER_SD_OPTION_WIDTH_8 (1 << 13)
  81. #define UNIPHIER_SD_BUF 0x060 /* read/write buffer */
  82. #define UNIPHIER_SD_EXTMODE 0x1b0
  83. #define UNIPHIER_SD_EXTMODE_DMA_EN BIT(1) /* transfer 1: DMA, 0: pio */
  84. #define UNIPHIER_SD_SOFT_RST 0x1c0
  85. #define UNIPHIER_SD_SOFT_RST_RSTX BIT(0) /* reset deassert */
  86. #define UNIPHIER_SD_VERSION 0x1c4 /* version register */
  87. #define UNIPHIER_SD_VERSION_IP 0xff /* IP version */
  88. #define UNIPHIER_SD_HOST_MODE 0x1c8
  89. #define UNIPHIER_SD_IF_MODE 0x1cc
  90. #define UNIPHIER_SD_IF_MODE_DDR BIT(0) /* DDR mode */
  91. #define UNIPHIER_SD_VOLT 0x1e4 /* voltage switch */
  92. #define UNIPHIER_SD_VOLT_MASK (3 << 0)
  93. #define UNIPHIER_SD_VOLT_OFF (0 << 0)
  94. #define UNIPHIER_SD_VOLT_330 (1 << 0)/* 3.3V signal */
  95. #define UNIPHIER_SD_VOLT_180 (2 << 0)/* 1.8V signal */
  96. #define UNIPHIER_SD_DMA_MODE 0x410
  97. #define UNIPHIER_SD_DMA_MODE_DIR_RD BIT(16) /* 1: from device, 0: to dev */
  98. #define UNIPHIER_SD_DMA_MODE_ADDR_INC BIT(0) /* 1: address inc, 0: fixed */
  99. #define UNIPHIER_SD_DMA_CTL 0x414
  100. #define UNIPHIER_SD_DMA_CTL_START BIT(0) /* start DMA (auto cleared) */
  101. #define UNIPHIER_SD_DMA_RST 0x418
  102. #define UNIPHIER_SD_DMA_RST_RD BIT(9)
  103. #define UNIPHIER_SD_DMA_RST_WR BIT(8)
  104. #define UNIPHIER_SD_DMA_INFO1 0x420
  105. #define UNIPHIER_SD_DMA_INFO1_END_RD2 BIT(20) /* DMA from device is complete*/
  106. #define UNIPHIER_SD_DMA_INFO1_END_RD BIT(17) /* Don't use! Hardware bug */
  107. #define UNIPHIER_SD_DMA_INFO1_END_WR BIT(16) /* DMA to device is complete */
  108. #define UNIPHIER_SD_DMA_INFO1_MASK 0x424
  109. #define UNIPHIER_SD_DMA_INFO2 0x428
  110. #define UNIPHIER_SD_DMA_INFO2_ERR_RD BIT(17)
  111. #define UNIPHIER_SD_DMA_INFO2_ERR_WR BIT(16)
  112. #define UNIPHIER_SD_DMA_INFO2_MASK 0x42c
  113. #define UNIPHIER_SD_DMA_ADDR_L 0x440
  114. #define UNIPHIER_SD_DMA_ADDR_H 0x444
  115. /* alignment required by the DMA engine of this controller */
  116. #define UNIPHIER_SD_DMA_MINALIGN 0x10
  117. struct uniphier_sd_priv {
  118. struct mmc_config cfg;
  119. struct mmc *mmc;
  120. void __iomem *regbase;
  121. unsigned long mclk;
  122. unsigned int version;
  123. u32 caps;
  124. #define UNIPHIER_SD_CAP_NONREMOVABLE BIT(0) /* Nonremovable e.g. eMMC */
  125. #define UNIPHIER_SD_CAP_DMA_INTERNAL BIT(1) /* have internal DMA engine */
  126. #define UNIPHIER_SD_CAP_DIV1024 BIT(2) /* divisor 1024 is available */
  127. };
  128. static dma_addr_t __dma_map_single(void *ptr, size_t size,
  129. enum dma_data_direction dir)
  130. {
  131. unsigned long addr = (unsigned long)ptr;
  132. if (dir == DMA_FROM_DEVICE)
  133. invalidate_dcache_range(addr, addr + size);
  134. else
  135. flush_dcache_range(addr, addr + size);
  136. return addr;
  137. }
  138. static void __dma_unmap_single(dma_addr_t addr, size_t size,
  139. enum dma_data_direction dir)
  140. {
  141. if (dir != DMA_TO_DEVICE)
  142. invalidate_dcache_range(addr, addr + size);
  143. }
  144. static int uniphier_sd_check_error(struct udevice *dev)
  145. {
  146. struct uniphier_sd_priv *priv = dev_get_priv(dev);
  147. u32 info2 = readl(priv->regbase + UNIPHIER_SD_INFO2);
  148. if (info2 & UNIPHIER_SD_INFO2_ERR_RTO) {
  149. /*
  150. * TIMEOUT must be returned for unsupported command. Do not
  151. * display error log since this might be a part of sequence to
  152. * distinguish between SD and MMC.
  153. */
  154. return -ETIMEDOUT;
  155. }
  156. if (info2 & UNIPHIER_SD_INFO2_ERR_TO) {
  157. dev_err(dev, "timeout error\n");
  158. return -ETIMEDOUT;
  159. }
  160. if (info2 & (UNIPHIER_SD_INFO2_ERR_END | UNIPHIER_SD_INFO2_ERR_CRC |
  161. UNIPHIER_SD_INFO2_ERR_IDX)) {
  162. dev_err(dev, "communication out of sync\n");
  163. return -EILSEQ;
  164. }
  165. if (info2 & (UNIPHIER_SD_INFO2_ERR_ILA | UNIPHIER_SD_INFO2_ERR_ILR |
  166. UNIPHIER_SD_INFO2_ERR_ILW)) {
  167. dev_err(dev, "illegal access\n");
  168. return -EIO;
  169. }
  170. return 0;
  171. }
  172. static int uniphier_sd_wait_for_irq(struct udevice *dev, unsigned int reg,
  173. u32 flag)
  174. {
  175. struct uniphier_sd_priv *priv = dev_get_priv(dev);
  176. long wait = 1000000;
  177. int ret;
  178. while (!(readl(priv->regbase + reg) & flag)) {
  179. if (wait-- < 0) {
  180. dev_err(dev, "timeout\n");
  181. return -ETIMEDOUT;
  182. }
  183. ret = uniphier_sd_check_error(dev);
  184. if (ret)
  185. return ret;
  186. udelay(1);
  187. }
  188. return 0;
  189. }
  190. static int uniphier_sd_pio_read_one_block(struct udevice *dev, u32 **pbuf,
  191. uint blocksize)
  192. {
  193. struct uniphier_sd_priv *priv = dev_get_priv(dev);
  194. int i, ret;
  195. /* wait until the buffer is filled with data */
  196. ret = uniphier_sd_wait_for_irq(dev, UNIPHIER_SD_INFO2,
  197. UNIPHIER_SD_INFO2_BRE);
  198. if (ret)
  199. return ret;
  200. /*
  201. * Clear the status flag _before_ read the buffer out because
  202. * UNIPHIER_SD_INFO2_BRE is edge-triggered, not level-triggered.
  203. */
  204. writel(0, priv->regbase + UNIPHIER_SD_INFO2);
  205. if (likely(IS_ALIGNED((unsigned long)*pbuf, 4))) {
  206. for (i = 0; i < blocksize / 4; i++)
  207. *(*pbuf)++ = readl(priv->regbase + UNIPHIER_SD_BUF);
  208. } else {
  209. for (i = 0; i < blocksize / 4; i++)
  210. put_unaligned(readl(priv->regbase + UNIPHIER_SD_BUF),
  211. (*pbuf)++);
  212. }
  213. return 0;
  214. }
  215. static int uniphier_sd_pio_write_one_block(struct udevice *dev,
  216. const u32 **pbuf, uint blocksize)
  217. {
  218. struct uniphier_sd_priv *priv = dev_get_priv(dev);
  219. int i, ret;
  220. /* wait until the buffer becomes empty */
  221. ret = uniphier_sd_wait_for_irq(dev, UNIPHIER_SD_INFO2,
  222. UNIPHIER_SD_INFO2_BWE);
  223. if (ret)
  224. return ret;
  225. writel(0, priv->regbase + UNIPHIER_SD_INFO2);
  226. if (likely(IS_ALIGNED((unsigned long)*pbuf, 4))) {
  227. for (i = 0; i < blocksize / 4; i++)
  228. writel(*(*pbuf)++, priv->regbase + UNIPHIER_SD_BUF);
  229. } else {
  230. for (i = 0; i < blocksize / 4; i++)
  231. writel(get_unaligned((*pbuf)++),
  232. priv->regbase + UNIPHIER_SD_BUF);
  233. }
  234. return 0;
  235. }
  236. static int uniphier_sd_pio_xfer(struct udevice *dev, struct mmc_data *data)
  237. {
  238. u32 *dest = (u32 *)data->dest;
  239. const u32 *src = (const u32 *)data->src;
  240. int i, ret;
  241. for (i = 0; i < data->blocks; i++) {
  242. if (data->flags & MMC_DATA_READ)
  243. ret = uniphier_sd_pio_read_one_block(dev, &dest,
  244. data->blocksize);
  245. else
  246. ret = uniphier_sd_pio_write_one_block(dev, &src,
  247. data->blocksize);
  248. if (ret)
  249. return ret;
  250. }
  251. return 0;
  252. }
  253. static void uniphier_sd_dma_start(struct uniphier_sd_priv *priv,
  254. dma_addr_t dma_addr)
  255. {
  256. u32 tmp;
  257. writel(0, priv->regbase + UNIPHIER_SD_DMA_INFO1);
  258. writel(0, priv->regbase + UNIPHIER_SD_DMA_INFO2);
  259. /* enable DMA */
  260. tmp = readl(priv->regbase + UNIPHIER_SD_EXTMODE);
  261. tmp |= UNIPHIER_SD_EXTMODE_DMA_EN;
  262. writel(tmp, priv->regbase + UNIPHIER_SD_EXTMODE);
  263. writel(dma_addr & U32_MAX, priv->regbase + UNIPHIER_SD_DMA_ADDR_L);
  264. /* suppress the warning "right shift count >= width of type" */
  265. dma_addr >>= min_t(int, 32, 8 * sizeof(dma_addr));
  266. writel(dma_addr & U32_MAX, priv->regbase + UNIPHIER_SD_DMA_ADDR_H);
  267. writel(UNIPHIER_SD_DMA_CTL_START, priv->regbase + UNIPHIER_SD_DMA_CTL);
  268. }
  269. static int uniphier_sd_dma_wait_for_irq(struct udevice *dev, u32 flag,
  270. unsigned int blocks)
  271. {
  272. struct uniphier_sd_priv *priv = dev_get_priv(dev);
  273. long wait = 1000000 + 10 * blocks;
  274. while (!(readl(priv->regbase + UNIPHIER_SD_DMA_INFO1) & flag)) {
  275. if (wait-- < 0) {
  276. dev_err(dev, "timeout during DMA\n");
  277. return -ETIMEDOUT;
  278. }
  279. udelay(10);
  280. }
  281. if (readl(priv->regbase + UNIPHIER_SD_DMA_INFO2)) {
  282. dev_err(dev, "error during DMA\n");
  283. return -EIO;
  284. }
  285. return 0;
  286. }
  287. static int uniphier_sd_dma_xfer(struct udevice *dev, struct mmc_data *data)
  288. {
  289. struct uniphier_sd_priv *priv = dev_get_priv(dev);
  290. size_t len = data->blocks * data->blocksize;
  291. void *buf;
  292. enum dma_data_direction dir;
  293. dma_addr_t dma_addr;
  294. u32 poll_flag, tmp;
  295. int ret;
  296. tmp = readl(priv->regbase + UNIPHIER_SD_DMA_MODE);
  297. if (data->flags & MMC_DATA_READ) {
  298. buf = data->dest;
  299. dir = DMA_FROM_DEVICE;
  300. poll_flag = UNIPHIER_SD_DMA_INFO1_END_RD2;
  301. tmp |= UNIPHIER_SD_DMA_MODE_DIR_RD;
  302. } else {
  303. buf = (void *)data->src;
  304. dir = DMA_TO_DEVICE;
  305. poll_flag = UNIPHIER_SD_DMA_INFO1_END_WR;
  306. tmp &= ~UNIPHIER_SD_DMA_MODE_DIR_RD;
  307. }
  308. writel(tmp, priv->regbase + UNIPHIER_SD_DMA_MODE);
  309. dma_addr = __dma_map_single(buf, len, dir);
  310. uniphier_sd_dma_start(priv, dma_addr);
  311. ret = uniphier_sd_dma_wait_for_irq(dev, poll_flag, data->blocks);
  312. __dma_unmap_single(dma_addr, len, dir);
  313. return ret;
  314. }
  315. /* check if the address is DMA'able */
  316. static bool uniphier_sd_addr_is_dmaable(unsigned long addr)
  317. {
  318. if (!IS_ALIGNED(addr, UNIPHIER_SD_DMA_MINALIGN))
  319. return false;
  320. #if defined(CONFIG_ARCH_UNIPHIER) && !defined(CONFIG_ARM64) && \
  321. defined(CONFIG_SPL_BUILD)
  322. /*
  323. * For UniPhier ARMv7 SoCs, the stack is allocated in the locked ways
  324. * of L2, which is unreachable from the DMA engine.
  325. */
  326. if (addr < CONFIG_SPL_STACK)
  327. return false;
  328. #endif
  329. return true;
  330. }
  331. static int uniphier_sd_send_cmd(struct udevice *dev, struct mmc_cmd *cmd,
  332. struct mmc_data *data)
  333. {
  334. struct uniphier_sd_priv *priv = dev_get_priv(dev);
  335. int ret;
  336. u32 tmp;
  337. if (readl(priv->regbase + UNIPHIER_SD_INFO2) & UNIPHIER_SD_INFO2_CBSY) {
  338. dev_err(dev, "command busy\n");
  339. return -EBUSY;
  340. }
  341. /* clear all status flags */
  342. writel(0, priv->regbase + UNIPHIER_SD_INFO1);
  343. writel(0, priv->regbase + UNIPHIER_SD_INFO2);
  344. /* disable DMA once */
  345. tmp = readl(priv->regbase + UNIPHIER_SD_EXTMODE);
  346. tmp &= ~UNIPHIER_SD_EXTMODE_DMA_EN;
  347. writel(tmp, priv->regbase + UNIPHIER_SD_EXTMODE);
  348. writel(cmd->cmdarg, priv->regbase + UNIPHIER_SD_ARG);
  349. tmp = cmd->cmdidx;
  350. if (data) {
  351. writel(data->blocksize, priv->regbase + UNIPHIER_SD_SIZE);
  352. writel(data->blocks, priv->regbase + UNIPHIER_SD_SECCNT);
  353. /* Do not send CMD12 automatically */
  354. tmp |= UNIPHIER_SD_CMD_NOSTOP | UNIPHIER_SD_CMD_DATA;
  355. if (data->blocks > 1)
  356. tmp |= UNIPHIER_SD_CMD_MULTI;
  357. if (data->flags & MMC_DATA_READ)
  358. tmp |= UNIPHIER_SD_CMD_RD;
  359. }
  360. /*
  361. * Do not use the response type auto-detection on this hardware.
  362. * CMD8, for example, has different response types on SD and eMMC,
  363. * while this controller always assumes the response type for SD.
  364. * Set the response type manually.
  365. */
  366. switch (cmd->resp_type) {
  367. case MMC_RSP_NONE:
  368. tmp |= UNIPHIER_SD_CMD_RSP_NONE;
  369. break;
  370. case MMC_RSP_R1:
  371. tmp |= UNIPHIER_SD_CMD_RSP_R1;
  372. break;
  373. case MMC_RSP_R1b:
  374. tmp |= UNIPHIER_SD_CMD_RSP_R1B;
  375. break;
  376. case MMC_RSP_R2:
  377. tmp |= UNIPHIER_SD_CMD_RSP_R2;
  378. break;
  379. case MMC_RSP_R3:
  380. tmp |= UNIPHIER_SD_CMD_RSP_R3;
  381. break;
  382. default:
  383. dev_err(dev, "unknown response type\n");
  384. return -EINVAL;
  385. }
  386. dev_dbg(dev, "sending CMD%d (SD_CMD=%08x, SD_ARG=%08x)\n",
  387. cmd->cmdidx, tmp, cmd->cmdarg);
  388. writel(tmp, priv->regbase + UNIPHIER_SD_CMD);
  389. ret = uniphier_sd_wait_for_irq(dev, UNIPHIER_SD_INFO1,
  390. UNIPHIER_SD_INFO1_RSP);
  391. if (ret)
  392. return ret;
  393. if (cmd->resp_type & MMC_RSP_136) {
  394. u32 rsp_127_104 = readl(priv->regbase + UNIPHIER_SD_RSP76);
  395. u32 rsp_103_72 = readl(priv->regbase + UNIPHIER_SD_RSP54);
  396. u32 rsp_71_40 = readl(priv->regbase + UNIPHIER_SD_RSP32);
  397. u32 rsp_39_8 = readl(priv->regbase + UNIPHIER_SD_RSP10);
  398. cmd->response[0] = (rsp_127_104 & 0xffffff) << 8 |
  399. (rsp_103_72 & 0xff);
  400. cmd->response[1] = (rsp_103_72 & 0xffffff) << 8 |
  401. (rsp_71_40 & 0xff);
  402. cmd->response[2] = (rsp_71_40 & 0xffffff) << 8 |
  403. (rsp_39_8 & 0xff);
  404. cmd->response[3] = (rsp_39_8 & 0xffffff) << 8;
  405. } else {
  406. /* bit 39-8 */
  407. cmd->response[0] = readl(priv->regbase + UNIPHIER_SD_RSP10);
  408. }
  409. if (data) {
  410. /* use DMA if the HW supports it and the buffer is aligned */
  411. if (priv->caps & UNIPHIER_SD_CAP_DMA_INTERNAL &&
  412. uniphier_sd_addr_is_dmaable((long)data->src))
  413. ret = uniphier_sd_dma_xfer(dev, data);
  414. else
  415. ret = uniphier_sd_pio_xfer(dev, data);
  416. ret = uniphier_sd_wait_for_irq(dev, UNIPHIER_SD_INFO1,
  417. UNIPHIER_SD_INFO1_CMP);
  418. if (ret)
  419. return ret;
  420. }
  421. return ret;
  422. }
  423. static int uniphier_sd_set_bus_width(struct uniphier_sd_priv *priv,
  424. struct mmc *mmc)
  425. {
  426. u32 val, tmp;
  427. switch (mmc->bus_width) {
  428. case 1:
  429. val = UNIPHIER_SD_OPTION_WIDTH_1;
  430. break;
  431. case 4:
  432. val = UNIPHIER_SD_OPTION_WIDTH_4;
  433. break;
  434. case 8:
  435. val = UNIPHIER_SD_OPTION_WIDTH_8;
  436. break;
  437. default:
  438. return -EINVAL;
  439. }
  440. tmp = readl(priv->regbase + UNIPHIER_SD_OPTION);
  441. tmp &= ~UNIPHIER_SD_OPTION_WIDTH_MASK;
  442. tmp |= val;
  443. writel(tmp, priv->regbase + UNIPHIER_SD_OPTION);
  444. return 0;
  445. }
  446. static void uniphier_sd_set_ddr_mode(struct uniphier_sd_priv *priv,
  447. struct mmc *mmc)
  448. {
  449. u32 tmp;
  450. tmp = readl(priv->regbase + UNIPHIER_SD_IF_MODE);
  451. if (mmc->ddr_mode)
  452. tmp |= UNIPHIER_SD_IF_MODE_DDR;
  453. else
  454. tmp &= ~UNIPHIER_SD_IF_MODE_DDR;
  455. writel(tmp, priv->regbase + UNIPHIER_SD_IF_MODE);
  456. }
  457. static void uniphier_sd_set_clk_rate(struct uniphier_sd_priv *priv,
  458. struct mmc *mmc)
  459. {
  460. unsigned int divisor;
  461. u32 val, tmp;
  462. if (!mmc->clock)
  463. return;
  464. divisor = DIV_ROUND_UP(priv->mclk, mmc->clock);
  465. if (divisor <= 1)
  466. val = UNIPHIER_SD_CLKCTL_DIV1;
  467. else if (divisor <= 2)
  468. val = UNIPHIER_SD_CLKCTL_DIV2;
  469. else if (divisor <= 4)
  470. val = UNIPHIER_SD_CLKCTL_DIV4;
  471. else if (divisor <= 8)
  472. val = UNIPHIER_SD_CLKCTL_DIV8;
  473. else if (divisor <= 16)
  474. val = UNIPHIER_SD_CLKCTL_DIV16;
  475. else if (divisor <= 32)
  476. val = UNIPHIER_SD_CLKCTL_DIV32;
  477. else if (divisor <= 64)
  478. val = UNIPHIER_SD_CLKCTL_DIV64;
  479. else if (divisor <= 128)
  480. val = UNIPHIER_SD_CLKCTL_DIV128;
  481. else if (divisor <= 256)
  482. val = UNIPHIER_SD_CLKCTL_DIV256;
  483. else if (divisor <= 512 || !(priv->caps & UNIPHIER_SD_CAP_DIV1024))
  484. val = UNIPHIER_SD_CLKCTL_DIV512;
  485. else
  486. val = UNIPHIER_SD_CLKCTL_DIV1024;
  487. tmp = readl(priv->regbase + UNIPHIER_SD_CLKCTL);
  488. if (tmp & UNIPHIER_SD_CLKCTL_SCLKEN &&
  489. (tmp & UNIPHIER_SD_CLKCTL_DIV_MASK) == val)
  490. return;
  491. /* stop the clock before changing its rate to avoid a glitch signal */
  492. tmp &= ~UNIPHIER_SD_CLKCTL_SCLKEN;
  493. writel(tmp, priv->regbase + UNIPHIER_SD_CLKCTL);
  494. tmp &= ~UNIPHIER_SD_CLKCTL_DIV_MASK;
  495. tmp |= val | UNIPHIER_SD_CLKCTL_OFFEN;
  496. writel(tmp, priv->regbase + UNIPHIER_SD_CLKCTL);
  497. tmp |= UNIPHIER_SD_CLKCTL_SCLKEN;
  498. writel(tmp, priv->regbase + UNIPHIER_SD_CLKCTL);
  499. udelay(1000);
  500. }
  501. static int uniphier_sd_set_ios(struct udevice *dev)
  502. {
  503. struct uniphier_sd_priv *priv = dev_get_priv(dev);
  504. struct mmc *mmc = mmc_get_mmc_dev(dev);
  505. int ret;
  506. dev_dbg(dev, "clock %uHz, DDRmode %d, width %u\n",
  507. mmc->clock, mmc->ddr_mode, mmc->bus_width);
  508. ret = uniphier_sd_set_bus_width(priv, mmc);
  509. if (ret)
  510. return ret;
  511. uniphier_sd_set_ddr_mode(priv, mmc);
  512. uniphier_sd_set_clk_rate(priv, mmc);
  513. return 0;
  514. }
  515. static int uniphier_sd_get_cd(struct udevice *dev)
  516. {
  517. struct uniphier_sd_priv *priv = dev_get_priv(dev);
  518. if (priv->caps & UNIPHIER_SD_CAP_NONREMOVABLE)
  519. return 1;
  520. return !!(readl(priv->regbase + UNIPHIER_SD_INFO1) &
  521. UNIPHIER_SD_INFO1_CD);
  522. }
  523. static const struct dm_mmc_ops uniphier_sd_ops = {
  524. .send_cmd = uniphier_sd_send_cmd,
  525. .set_ios = uniphier_sd_set_ios,
  526. .get_cd = uniphier_sd_get_cd,
  527. };
  528. static void uniphier_sd_host_init(struct uniphier_sd_priv *priv)
  529. {
  530. u32 tmp;
  531. /* soft reset of the host */
  532. tmp = readl(priv->regbase + UNIPHIER_SD_SOFT_RST);
  533. tmp &= ~UNIPHIER_SD_SOFT_RST_RSTX;
  534. writel(tmp, priv->regbase + UNIPHIER_SD_SOFT_RST);
  535. tmp |= UNIPHIER_SD_SOFT_RST_RSTX;
  536. writel(tmp, priv->regbase + UNIPHIER_SD_SOFT_RST);
  537. /* FIXME: implement eMMC hw_reset */
  538. writel(UNIPHIER_SD_STOP_SEC, priv->regbase + UNIPHIER_SD_STOP);
  539. /*
  540. * Connected to 32bit AXI.
  541. * This register dropped backward compatibility at version 0x10.
  542. * Write an appropriate value depending on the IP version.
  543. */
  544. writel(priv->version >= 0x10 ? 0x00000101 : 0x00000000,
  545. priv->regbase + UNIPHIER_SD_HOST_MODE);
  546. if (priv->caps & UNIPHIER_SD_CAP_DMA_INTERNAL) {
  547. tmp = readl(priv->regbase + UNIPHIER_SD_DMA_MODE);
  548. tmp |= UNIPHIER_SD_DMA_MODE_ADDR_INC;
  549. writel(tmp, priv->regbase + UNIPHIER_SD_DMA_MODE);
  550. }
  551. }
  552. static int uniphier_sd_probe(struct udevice *dev)
  553. {
  554. struct uniphier_sd_priv *priv = dev_get_priv(dev);
  555. struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
  556. fdt_addr_t base;
  557. struct clk clk;
  558. int ret;
  559. base = dev_get_addr(dev);
  560. if (base == FDT_ADDR_T_NONE)
  561. return -EINVAL;
  562. priv->regbase = devm_ioremap(dev, base, SZ_2K);
  563. if (!priv->regbase)
  564. return -ENOMEM;
  565. ret = clk_get_by_index(dev, 0, &clk);
  566. if (ret < 0) {
  567. dev_err(dev, "failed to get host clock\n");
  568. return ret;
  569. }
  570. /* set to max rate */
  571. priv->mclk = clk_set_rate(&clk, ULONG_MAX);
  572. if (IS_ERR_VALUE(priv->mclk)) {
  573. dev_err(dev, "failed to set rate for host clock\n");
  574. clk_free(&clk);
  575. return priv->mclk;
  576. }
  577. ret = clk_enable(&clk);
  578. clk_free(&clk);
  579. if (ret) {
  580. dev_err(dev, "failed to enable host clock\n");
  581. return ret;
  582. }
  583. priv->cfg.name = dev->name;
  584. priv->cfg.host_caps = MMC_MODE_HS_52MHz | MMC_MODE_HS;
  585. switch (fdtdec_get_int(gd->fdt_blob, dev->of_offset, "bus-width", 1)) {
  586. case 8:
  587. priv->cfg.host_caps |= MMC_MODE_8BIT;
  588. break;
  589. case 4:
  590. priv->cfg.host_caps |= MMC_MODE_4BIT;
  591. break;
  592. case 1:
  593. break;
  594. default:
  595. dev_err(dev, "Invalid \"bus-width\" value\n");
  596. return -EINVAL;
  597. }
  598. if (fdt_get_property(gd->fdt_blob, dev->of_offset, "non-removable",
  599. NULL))
  600. priv->caps |= UNIPHIER_SD_CAP_NONREMOVABLE;
  601. priv->version = readl(priv->regbase + UNIPHIER_SD_VERSION) &
  602. UNIPHIER_SD_VERSION_IP;
  603. dev_dbg(dev, "version %x\n", priv->version);
  604. if (priv->version >= 0x10) {
  605. priv->caps |= UNIPHIER_SD_CAP_DMA_INTERNAL;
  606. priv->caps |= UNIPHIER_SD_CAP_DIV1024;
  607. }
  608. uniphier_sd_host_init(priv);
  609. priv->cfg.voltages = MMC_VDD_165_195 | MMC_VDD_32_33 | MMC_VDD_33_34;
  610. priv->cfg.f_min = priv->mclk /
  611. (priv->caps & UNIPHIER_SD_CAP_DIV1024 ? 1024 : 512);
  612. priv->cfg.f_max = priv->mclk;
  613. priv->cfg.b_max = U32_MAX; /* max value of UNIPHIER_SD_SECCNT */
  614. priv->mmc = mmc_create(&priv->cfg, priv);
  615. if (!priv->mmc)
  616. return -EIO;
  617. upriv->mmc = priv->mmc;
  618. priv->mmc->dev = dev;
  619. return 0;
  620. }
  621. static int uniphier_sd_remove(struct udevice *dev)
  622. {
  623. struct uniphier_sd_priv *priv = dev_get_priv(dev);
  624. mmc_destroy(priv->mmc);
  625. return 0;
  626. }
  627. static const struct udevice_id uniphier_sd_match[] = {
  628. { .compatible = "socionext,uniphier-sdhc" },
  629. { /* sentinel */ }
  630. };
  631. U_BOOT_DRIVER(uniphier_mmc) = {
  632. .name = "uniphier-mmc",
  633. .id = UCLASS_MMC,
  634. .of_match = uniphier_sd_match,
  635. .probe = uniphier_sd_probe,
  636. .remove = uniphier_sd_remove,
  637. .priv_auto_alloc_size = sizeof(struct uniphier_sd_priv),
  638. .ops = &uniphier_sd_ops,
  639. };