mmc.c 37 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716
  1. /*
  2. * Copyright 2008, Freescale Semiconductor, Inc
  3. * Andy Fleming
  4. *
  5. * Based vaguely on the Linux code
  6. *
  7. * SPDX-License-Identifier: GPL-2.0+
  8. */
  9. #include <config.h>
  10. #include <common.h>
  11. #include <command.h>
  12. #include <dm.h>
  13. #include <dm/device-internal.h>
  14. #include <errno.h>
  15. #include <mmc.h>
  16. #include <part.h>
  17. #include <malloc.h>
  18. #include <memalign.h>
  19. #include <linux/list.h>
  20. #include <div64.h>
  21. #include "mmc_private.h"
  22. #ifndef CONFIG_DM_MMC_OPS
  23. __weak int board_mmc_getwp(struct mmc *mmc)
  24. {
  25. return -1;
  26. }
  27. int mmc_getwp(struct mmc *mmc)
  28. {
  29. int wp;
  30. wp = board_mmc_getwp(mmc);
  31. if (wp < 0) {
  32. if (mmc->cfg->ops->getwp)
  33. wp = mmc->cfg->ops->getwp(mmc);
  34. else
  35. wp = 0;
  36. }
  37. return wp;
  38. }
  39. __weak int board_mmc_getcd(struct mmc *mmc)
  40. {
  41. return -1;
  42. }
  43. #endif
  44. #ifdef CONFIG_MMC_TRACE
  45. void mmmc_trace_before_send(struct mmc *mmc, struct mmc_cmd *cmd)
  46. {
  47. printf("CMD_SEND:%d\n", cmd->cmdidx);
  48. printf("\t\tARG\t\t\t 0x%08X\n", cmd->cmdarg);
  49. }
  50. void mmmc_trace_after_send(struct mmc *mmc, struct mmc_cmd *cmd, int ret)
  51. {
  52. int i;
  53. u8 *ptr;
  54. if (ret) {
  55. printf("\t\tRET\t\t\t %d\n", ret);
  56. } else {
  57. switch (cmd->resp_type) {
  58. case MMC_RSP_NONE:
  59. printf("\t\tMMC_RSP_NONE\n");
  60. break;
  61. case MMC_RSP_R1:
  62. printf("\t\tMMC_RSP_R1,5,6,7 \t 0x%08X \n",
  63. cmd->response[0]);
  64. break;
  65. case MMC_RSP_R1b:
  66. printf("\t\tMMC_RSP_R1b\t\t 0x%08X \n",
  67. cmd->response[0]);
  68. break;
  69. case MMC_RSP_R2:
  70. printf("\t\tMMC_RSP_R2\t\t 0x%08X \n",
  71. cmd->response[0]);
  72. printf("\t\t \t\t 0x%08X \n",
  73. cmd->response[1]);
  74. printf("\t\t \t\t 0x%08X \n",
  75. cmd->response[2]);
  76. printf("\t\t \t\t 0x%08X \n",
  77. cmd->response[3]);
  78. printf("\n");
  79. printf("\t\t\t\t\tDUMPING DATA\n");
  80. for (i = 0; i < 4; i++) {
  81. int j;
  82. printf("\t\t\t\t\t%03d - ", i*4);
  83. ptr = (u8 *)&cmd->response[i];
  84. ptr += 3;
  85. for (j = 0; j < 4; j++)
  86. printf("%02X ", *ptr--);
  87. printf("\n");
  88. }
  89. break;
  90. case MMC_RSP_R3:
  91. printf("\t\tMMC_RSP_R3,4\t\t 0x%08X \n",
  92. cmd->response[0]);
  93. break;
  94. default:
  95. printf("\t\tERROR MMC rsp not supported\n");
  96. break;
  97. }
  98. }
  99. }
  100. void mmc_trace_state(struct mmc *mmc, struct mmc_cmd *cmd)
  101. {
  102. int status;
  103. status = (cmd->response[0] & MMC_STATUS_CURR_STATE) >> 9;
  104. printf("CURR STATE:%d\n", status);
  105. }
  106. #endif
  107. #ifndef CONFIG_DM_MMC_OPS
  108. int mmc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd, struct mmc_data *data)
  109. {
  110. int ret;
  111. mmmc_trace_before_send(mmc, cmd);
  112. ret = mmc->cfg->ops->send_cmd(mmc, cmd, data);
  113. mmmc_trace_after_send(mmc, cmd, ret);
  114. return ret;
  115. }
  116. #endif
  117. int mmc_send_status(struct mmc *mmc, int timeout)
  118. {
  119. struct mmc_cmd cmd;
  120. int err, retries = 5;
  121. cmd.cmdidx = MMC_CMD_SEND_STATUS;
  122. cmd.resp_type = MMC_RSP_R1;
  123. if (!mmc_host_is_spi(mmc))
  124. cmd.cmdarg = mmc->rca << 16;
  125. while (1) {
  126. err = mmc_send_cmd(mmc, &cmd, NULL);
  127. if (!err) {
  128. if ((cmd.response[0] & MMC_STATUS_RDY_FOR_DATA) &&
  129. (cmd.response[0] & MMC_STATUS_CURR_STATE) !=
  130. MMC_STATE_PRG)
  131. break;
  132. else if (cmd.response[0] & MMC_STATUS_MASK) {
  133. #if !defined(CONFIG_SPL_BUILD) || defined(CONFIG_SPL_LIBCOMMON_SUPPORT)
  134. printf("Status Error: 0x%08X\n",
  135. cmd.response[0]);
  136. #endif
  137. return -ECOMM;
  138. }
  139. } else if (--retries < 0)
  140. return err;
  141. if (timeout-- <= 0)
  142. break;
  143. udelay(1000);
  144. }
  145. mmc_trace_state(mmc, &cmd);
  146. if (timeout <= 0) {
  147. #if !defined(CONFIG_SPL_BUILD) || defined(CONFIG_SPL_LIBCOMMON_SUPPORT)
  148. printf("Timeout waiting card ready\n");
  149. #endif
  150. return -ETIMEDOUT;
  151. }
  152. return 0;
  153. }
  154. int mmc_set_blocklen(struct mmc *mmc, int len)
  155. {
  156. struct mmc_cmd cmd;
  157. if (mmc->ddr_mode)
  158. return 0;
  159. cmd.cmdidx = MMC_CMD_SET_BLOCKLEN;
  160. cmd.resp_type = MMC_RSP_R1;
  161. cmd.cmdarg = len;
  162. return mmc_send_cmd(mmc, &cmd, NULL);
  163. }
  164. static int mmc_read_blocks(struct mmc *mmc, void *dst, lbaint_t start,
  165. lbaint_t blkcnt)
  166. {
  167. struct mmc_cmd cmd;
  168. struct mmc_data data;
  169. if (blkcnt > 1)
  170. cmd.cmdidx = MMC_CMD_READ_MULTIPLE_BLOCK;
  171. else
  172. cmd.cmdidx = MMC_CMD_READ_SINGLE_BLOCK;
  173. if (mmc->high_capacity)
  174. cmd.cmdarg = start;
  175. else
  176. cmd.cmdarg = start * mmc->read_bl_len;
  177. cmd.resp_type = MMC_RSP_R1;
  178. data.dest = dst;
  179. data.blocks = blkcnt;
  180. data.blocksize = mmc->read_bl_len;
  181. data.flags = MMC_DATA_READ;
  182. if (mmc_send_cmd(mmc, &cmd, &data))
  183. return 0;
  184. if (blkcnt > 1) {
  185. cmd.cmdidx = MMC_CMD_STOP_TRANSMISSION;
  186. cmd.cmdarg = 0;
  187. cmd.resp_type = MMC_RSP_R1b;
  188. if (mmc_send_cmd(mmc, &cmd, NULL)) {
  189. #if !defined(CONFIG_SPL_BUILD) || defined(CONFIG_SPL_LIBCOMMON_SUPPORT)
  190. printf("mmc fail to send stop cmd\n");
  191. #endif
  192. return 0;
  193. }
  194. }
  195. return blkcnt;
  196. }
  197. #ifdef CONFIG_BLK
  198. ulong mmc_bread(struct udevice *dev, lbaint_t start, lbaint_t blkcnt, void *dst)
  199. #else
  200. ulong mmc_bread(struct blk_desc *block_dev, lbaint_t start, lbaint_t blkcnt,
  201. void *dst)
  202. #endif
  203. {
  204. #ifdef CONFIG_BLK
  205. struct blk_desc *block_dev = dev_get_uclass_platdata(dev);
  206. #endif
  207. int dev_num = block_dev->devnum;
  208. int err;
  209. lbaint_t cur, blocks_todo = blkcnt;
  210. if (blkcnt == 0)
  211. return 0;
  212. struct mmc *mmc = find_mmc_device(dev_num);
  213. if (!mmc)
  214. return 0;
  215. err = blk_dselect_hwpart(block_dev, block_dev->hwpart);
  216. if (err < 0)
  217. return 0;
  218. if ((start + blkcnt) > block_dev->lba) {
  219. #if !defined(CONFIG_SPL_BUILD) || defined(CONFIG_SPL_LIBCOMMON_SUPPORT)
  220. printf("MMC: block number 0x" LBAF " exceeds max(0x" LBAF ")\n",
  221. start + blkcnt, block_dev->lba);
  222. #endif
  223. return 0;
  224. }
  225. if (mmc_set_blocklen(mmc, mmc->read_bl_len)) {
  226. debug("%s: Failed to set blocklen\n", __func__);
  227. return 0;
  228. }
  229. do {
  230. cur = (blocks_todo > mmc->cfg->b_max) ?
  231. mmc->cfg->b_max : blocks_todo;
  232. if (mmc_read_blocks(mmc, dst, start, cur) != cur) {
  233. debug("%s: Failed to read blocks\n", __func__);
  234. return 0;
  235. }
  236. blocks_todo -= cur;
  237. start += cur;
  238. dst += cur * mmc->read_bl_len;
  239. } while (blocks_todo > 0);
  240. return blkcnt;
  241. }
  242. static int mmc_go_idle(struct mmc *mmc)
  243. {
  244. struct mmc_cmd cmd;
  245. int err;
  246. udelay(1000);
  247. cmd.cmdidx = MMC_CMD_GO_IDLE_STATE;
  248. cmd.cmdarg = 0;
  249. cmd.resp_type = MMC_RSP_NONE;
  250. err = mmc_send_cmd(mmc, &cmd, NULL);
  251. if (err)
  252. return err;
  253. udelay(2000);
  254. return 0;
  255. }
  256. static int sd_send_op_cond(struct mmc *mmc)
  257. {
  258. int timeout = 1000;
  259. int err;
  260. struct mmc_cmd cmd;
  261. while (1) {
  262. cmd.cmdidx = MMC_CMD_APP_CMD;
  263. cmd.resp_type = MMC_RSP_R1;
  264. cmd.cmdarg = 0;
  265. err = mmc_send_cmd(mmc, &cmd, NULL);
  266. if (err)
  267. return err;
  268. cmd.cmdidx = SD_CMD_APP_SEND_OP_COND;
  269. cmd.resp_type = MMC_RSP_R3;
  270. /*
  271. * Most cards do not answer if some reserved bits
  272. * in the ocr are set. However, Some controller
  273. * can set bit 7 (reserved for low voltages), but
  274. * how to manage low voltages SD card is not yet
  275. * specified.
  276. */
  277. cmd.cmdarg = mmc_host_is_spi(mmc) ? 0 :
  278. (mmc->cfg->voltages & 0xff8000);
  279. if (mmc->version == SD_VERSION_2)
  280. cmd.cmdarg |= OCR_HCS;
  281. err = mmc_send_cmd(mmc, &cmd, NULL);
  282. if (err)
  283. return err;
  284. if (cmd.response[0] & OCR_BUSY)
  285. break;
  286. if (timeout-- <= 0)
  287. return -EOPNOTSUPP;
  288. udelay(1000);
  289. }
  290. if (mmc->version != SD_VERSION_2)
  291. mmc->version = SD_VERSION_1_0;
  292. if (mmc_host_is_spi(mmc)) { /* read OCR for spi */
  293. cmd.cmdidx = MMC_CMD_SPI_READ_OCR;
  294. cmd.resp_type = MMC_RSP_R3;
  295. cmd.cmdarg = 0;
  296. err = mmc_send_cmd(mmc, &cmd, NULL);
  297. if (err)
  298. return err;
  299. }
  300. mmc->ocr = cmd.response[0];
  301. mmc->high_capacity = ((mmc->ocr & OCR_HCS) == OCR_HCS);
  302. mmc->rca = 0;
  303. return 0;
  304. }
  305. static int mmc_send_op_cond_iter(struct mmc *mmc, int use_arg)
  306. {
  307. struct mmc_cmd cmd;
  308. int err;
  309. cmd.cmdidx = MMC_CMD_SEND_OP_COND;
  310. cmd.resp_type = MMC_RSP_R3;
  311. cmd.cmdarg = 0;
  312. if (use_arg && !mmc_host_is_spi(mmc))
  313. cmd.cmdarg = OCR_HCS |
  314. (mmc->cfg->voltages &
  315. (mmc->ocr & OCR_VOLTAGE_MASK)) |
  316. (mmc->ocr & OCR_ACCESS_MODE);
  317. err = mmc_send_cmd(mmc, &cmd, NULL);
  318. if (err)
  319. return err;
  320. mmc->ocr = cmd.response[0];
  321. return 0;
  322. }
  323. static int mmc_send_op_cond(struct mmc *mmc)
  324. {
  325. int err, i;
  326. /* Some cards seem to need this */
  327. mmc_go_idle(mmc);
  328. /* Asking to the card its capabilities */
  329. for (i = 0; i < 2; i++) {
  330. err = mmc_send_op_cond_iter(mmc, i != 0);
  331. if (err)
  332. return err;
  333. /* exit if not busy (flag seems to be inverted) */
  334. if (mmc->ocr & OCR_BUSY)
  335. break;
  336. }
  337. mmc->op_cond_pending = 1;
  338. return 0;
  339. }
  340. static int mmc_complete_op_cond(struct mmc *mmc)
  341. {
  342. struct mmc_cmd cmd;
  343. int timeout = 1000;
  344. uint start;
  345. int err;
  346. mmc->op_cond_pending = 0;
  347. if (!(mmc->ocr & OCR_BUSY)) {
  348. /* Some cards seem to need this */
  349. mmc_go_idle(mmc);
  350. start = get_timer(0);
  351. while (1) {
  352. err = mmc_send_op_cond_iter(mmc, 1);
  353. if (err)
  354. return err;
  355. if (mmc->ocr & OCR_BUSY)
  356. break;
  357. if (get_timer(start) > timeout)
  358. return -EOPNOTSUPP;
  359. udelay(100);
  360. }
  361. }
  362. if (mmc_host_is_spi(mmc)) { /* read OCR for spi */
  363. cmd.cmdidx = MMC_CMD_SPI_READ_OCR;
  364. cmd.resp_type = MMC_RSP_R3;
  365. cmd.cmdarg = 0;
  366. err = mmc_send_cmd(mmc, &cmd, NULL);
  367. if (err)
  368. return err;
  369. mmc->ocr = cmd.response[0];
  370. }
  371. mmc->version = MMC_VERSION_UNKNOWN;
  372. mmc->high_capacity = ((mmc->ocr & OCR_HCS) == OCR_HCS);
  373. mmc->rca = 1;
  374. return 0;
  375. }
  376. static int mmc_send_ext_csd(struct mmc *mmc, u8 *ext_csd)
  377. {
  378. struct mmc_cmd cmd;
  379. struct mmc_data data;
  380. int err;
  381. /* Get the Card Status Register */
  382. cmd.cmdidx = MMC_CMD_SEND_EXT_CSD;
  383. cmd.resp_type = MMC_RSP_R1;
  384. cmd.cmdarg = 0;
  385. data.dest = (char *)ext_csd;
  386. data.blocks = 1;
  387. data.blocksize = MMC_MAX_BLOCK_LEN;
  388. data.flags = MMC_DATA_READ;
  389. err = mmc_send_cmd(mmc, &cmd, &data);
  390. return err;
  391. }
  392. int mmc_switch(struct mmc *mmc, u8 set, u8 index, u8 value)
  393. {
  394. struct mmc_cmd cmd;
  395. int timeout = 1000;
  396. int ret;
  397. cmd.cmdidx = MMC_CMD_SWITCH;
  398. cmd.resp_type = MMC_RSP_R1b;
  399. cmd.cmdarg = (MMC_SWITCH_MODE_WRITE_BYTE << 24) |
  400. (index << 16) |
  401. (value << 8);
  402. ret = mmc_send_cmd(mmc, &cmd, NULL);
  403. /* Waiting for the ready status */
  404. if (!ret)
  405. ret = mmc_send_status(mmc, timeout);
  406. return ret;
  407. }
  408. static int mmc_change_freq(struct mmc *mmc)
  409. {
  410. ALLOC_CACHE_ALIGN_BUFFER(u8, ext_csd, MMC_MAX_BLOCK_LEN);
  411. char cardtype;
  412. int err;
  413. mmc->card_caps = 0;
  414. if (mmc_host_is_spi(mmc))
  415. return 0;
  416. /* Only version 4 supports high-speed */
  417. if (mmc->version < MMC_VERSION_4)
  418. return 0;
  419. mmc->card_caps |= MMC_MODE_4BIT | MMC_MODE_8BIT;
  420. err = mmc_send_ext_csd(mmc, ext_csd);
  421. if (err)
  422. return err;
  423. cardtype = ext_csd[EXT_CSD_CARD_TYPE] & 0xf;
  424. err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL, EXT_CSD_HS_TIMING, 1);
  425. if (err)
  426. return err;
  427. /* Now check to see that it worked */
  428. err = mmc_send_ext_csd(mmc, ext_csd);
  429. if (err)
  430. return err;
  431. /* No high-speed support */
  432. if (!ext_csd[EXT_CSD_HS_TIMING])
  433. return 0;
  434. /* High Speed is set, there are two types: 52MHz and 26MHz */
  435. if (cardtype & EXT_CSD_CARD_TYPE_52) {
  436. if (cardtype & EXT_CSD_CARD_TYPE_DDR_1_8V)
  437. mmc->card_caps |= MMC_MODE_DDR_52MHz;
  438. mmc->card_caps |= MMC_MODE_HS_52MHz | MMC_MODE_HS;
  439. } else {
  440. mmc->card_caps |= MMC_MODE_HS;
  441. }
  442. return 0;
  443. }
  444. static int mmc_set_capacity(struct mmc *mmc, int part_num)
  445. {
  446. switch (part_num) {
  447. case 0:
  448. mmc->capacity = mmc->capacity_user;
  449. break;
  450. case 1:
  451. case 2:
  452. mmc->capacity = mmc->capacity_boot;
  453. break;
  454. case 3:
  455. mmc->capacity = mmc->capacity_rpmb;
  456. break;
  457. case 4:
  458. case 5:
  459. case 6:
  460. case 7:
  461. mmc->capacity = mmc->capacity_gp[part_num - 4];
  462. break;
  463. default:
  464. return -1;
  465. }
  466. mmc_get_blk_desc(mmc)->lba = lldiv(mmc->capacity, mmc->read_bl_len);
  467. return 0;
  468. }
  469. int mmc_switch_part(struct mmc *mmc, unsigned int part_num)
  470. {
  471. int ret;
  472. ret = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL, EXT_CSD_PART_CONF,
  473. (mmc->part_config & ~PART_ACCESS_MASK)
  474. | (part_num & PART_ACCESS_MASK));
  475. /*
  476. * Set the capacity if the switch succeeded or was intended
  477. * to return to representing the raw device.
  478. */
  479. if ((ret == 0) || ((ret == -ENODEV) && (part_num == 0))) {
  480. ret = mmc_set_capacity(mmc, part_num);
  481. mmc_get_blk_desc(mmc)->hwpart = part_num;
  482. }
  483. return ret;
  484. }
  485. int mmc_hwpart_config(struct mmc *mmc,
  486. const struct mmc_hwpart_conf *conf,
  487. enum mmc_hwpart_conf_mode mode)
  488. {
  489. u8 part_attrs = 0;
  490. u32 enh_size_mult;
  491. u32 enh_start_addr;
  492. u32 gp_size_mult[4];
  493. u32 max_enh_size_mult;
  494. u32 tot_enh_size_mult = 0;
  495. u8 wr_rel_set;
  496. int i, pidx, err;
  497. ALLOC_CACHE_ALIGN_BUFFER(u8, ext_csd, MMC_MAX_BLOCK_LEN);
  498. if (mode < MMC_HWPART_CONF_CHECK || mode > MMC_HWPART_CONF_COMPLETE)
  499. return -EINVAL;
  500. if (IS_SD(mmc) || (mmc->version < MMC_VERSION_4_41)) {
  501. printf("eMMC >= 4.4 required for enhanced user data area\n");
  502. return -EMEDIUMTYPE;
  503. }
  504. if (!(mmc->part_support & PART_SUPPORT)) {
  505. printf("Card does not support partitioning\n");
  506. return -EMEDIUMTYPE;
  507. }
  508. if (!mmc->hc_wp_grp_size) {
  509. printf("Card does not define HC WP group size\n");
  510. return -EMEDIUMTYPE;
  511. }
  512. /* check partition alignment and total enhanced size */
  513. if (conf->user.enh_size) {
  514. if (conf->user.enh_size % mmc->hc_wp_grp_size ||
  515. conf->user.enh_start % mmc->hc_wp_grp_size) {
  516. printf("User data enhanced area not HC WP group "
  517. "size aligned\n");
  518. return -EINVAL;
  519. }
  520. part_attrs |= EXT_CSD_ENH_USR;
  521. enh_size_mult = conf->user.enh_size / mmc->hc_wp_grp_size;
  522. if (mmc->high_capacity) {
  523. enh_start_addr = conf->user.enh_start;
  524. } else {
  525. enh_start_addr = (conf->user.enh_start << 9);
  526. }
  527. } else {
  528. enh_size_mult = 0;
  529. enh_start_addr = 0;
  530. }
  531. tot_enh_size_mult += enh_size_mult;
  532. for (pidx = 0; pidx < 4; pidx++) {
  533. if (conf->gp_part[pidx].size % mmc->hc_wp_grp_size) {
  534. printf("GP%i partition not HC WP group size "
  535. "aligned\n", pidx+1);
  536. return -EINVAL;
  537. }
  538. gp_size_mult[pidx] = conf->gp_part[pidx].size / mmc->hc_wp_grp_size;
  539. if (conf->gp_part[pidx].size && conf->gp_part[pidx].enhanced) {
  540. part_attrs |= EXT_CSD_ENH_GP(pidx);
  541. tot_enh_size_mult += gp_size_mult[pidx];
  542. }
  543. }
  544. if (part_attrs && ! (mmc->part_support & ENHNCD_SUPPORT)) {
  545. printf("Card does not support enhanced attribute\n");
  546. return -EMEDIUMTYPE;
  547. }
  548. err = mmc_send_ext_csd(mmc, ext_csd);
  549. if (err)
  550. return err;
  551. max_enh_size_mult =
  552. (ext_csd[EXT_CSD_MAX_ENH_SIZE_MULT+2] << 16) +
  553. (ext_csd[EXT_CSD_MAX_ENH_SIZE_MULT+1] << 8) +
  554. ext_csd[EXT_CSD_MAX_ENH_SIZE_MULT];
  555. if (tot_enh_size_mult > max_enh_size_mult) {
  556. printf("Total enhanced size exceeds maximum (%u > %u)\n",
  557. tot_enh_size_mult, max_enh_size_mult);
  558. return -EMEDIUMTYPE;
  559. }
  560. /* The default value of EXT_CSD_WR_REL_SET is device
  561. * dependent, the values can only be changed if the
  562. * EXT_CSD_HS_CTRL_REL bit is set. The values can be
  563. * changed only once and before partitioning is completed. */
  564. wr_rel_set = ext_csd[EXT_CSD_WR_REL_SET];
  565. if (conf->user.wr_rel_change) {
  566. if (conf->user.wr_rel_set)
  567. wr_rel_set |= EXT_CSD_WR_DATA_REL_USR;
  568. else
  569. wr_rel_set &= ~EXT_CSD_WR_DATA_REL_USR;
  570. }
  571. for (pidx = 0; pidx < 4; pidx++) {
  572. if (conf->gp_part[pidx].wr_rel_change) {
  573. if (conf->gp_part[pidx].wr_rel_set)
  574. wr_rel_set |= EXT_CSD_WR_DATA_REL_GP(pidx);
  575. else
  576. wr_rel_set &= ~EXT_CSD_WR_DATA_REL_GP(pidx);
  577. }
  578. }
  579. if (wr_rel_set != ext_csd[EXT_CSD_WR_REL_SET] &&
  580. !(ext_csd[EXT_CSD_WR_REL_PARAM] & EXT_CSD_HS_CTRL_REL)) {
  581. puts("Card does not support host controlled partition write "
  582. "reliability settings\n");
  583. return -EMEDIUMTYPE;
  584. }
  585. if (ext_csd[EXT_CSD_PARTITION_SETTING] &
  586. EXT_CSD_PARTITION_SETTING_COMPLETED) {
  587. printf("Card already partitioned\n");
  588. return -EPERM;
  589. }
  590. if (mode == MMC_HWPART_CONF_CHECK)
  591. return 0;
  592. /* Partitioning requires high-capacity size definitions */
  593. if (!(ext_csd[EXT_CSD_ERASE_GROUP_DEF] & 0x01)) {
  594. err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
  595. EXT_CSD_ERASE_GROUP_DEF, 1);
  596. if (err)
  597. return err;
  598. ext_csd[EXT_CSD_ERASE_GROUP_DEF] = 1;
  599. /* update erase group size to be high-capacity */
  600. mmc->erase_grp_size =
  601. ext_csd[EXT_CSD_HC_ERASE_GRP_SIZE] * 1024;
  602. }
  603. /* all OK, write the configuration */
  604. for (i = 0; i < 4; i++) {
  605. err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
  606. EXT_CSD_ENH_START_ADDR+i,
  607. (enh_start_addr >> (i*8)) & 0xFF);
  608. if (err)
  609. return err;
  610. }
  611. for (i = 0; i < 3; i++) {
  612. err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
  613. EXT_CSD_ENH_SIZE_MULT+i,
  614. (enh_size_mult >> (i*8)) & 0xFF);
  615. if (err)
  616. return err;
  617. }
  618. for (pidx = 0; pidx < 4; pidx++) {
  619. for (i = 0; i < 3; i++) {
  620. err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
  621. EXT_CSD_GP_SIZE_MULT+pidx*3+i,
  622. (gp_size_mult[pidx] >> (i*8)) & 0xFF);
  623. if (err)
  624. return err;
  625. }
  626. }
  627. err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
  628. EXT_CSD_PARTITIONS_ATTRIBUTE, part_attrs);
  629. if (err)
  630. return err;
  631. if (mode == MMC_HWPART_CONF_SET)
  632. return 0;
  633. /* The WR_REL_SET is a write-once register but shall be
  634. * written before setting PART_SETTING_COMPLETED. As it is
  635. * write-once we can only write it when completing the
  636. * partitioning. */
  637. if (wr_rel_set != ext_csd[EXT_CSD_WR_REL_SET]) {
  638. err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
  639. EXT_CSD_WR_REL_SET, wr_rel_set);
  640. if (err)
  641. return err;
  642. }
  643. /* Setting PART_SETTING_COMPLETED confirms the partition
  644. * configuration but it only becomes effective after power
  645. * cycle, so we do not adjust the partition related settings
  646. * in the mmc struct. */
  647. err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
  648. EXT_CSD_PARTITION_SETTING,
  649. EXT_CSD_PARTITION_SETTING_COMPLETED);
  650. if (err)
  651. return err;
  652. return 0;
  653. }
  654. #ifndef CONFIG_DM_MMC_OPS
  655. int mmc_getcd(struct mmc *mmc)
  656. {
  657. int cd;
  658. cd = board_mmc_getcd(mmc);
  659. if (cd < 0) {
  660. if (mmc->cfg->ops->getcd)
  661. cd = mmc->cfg->ops->getcd(mmc);
  662. else
  663. cd = 1;
  664. }
  665. return cd;
  666. }
  667. #endif
  668. static int sd_switch(struct mmc *mmc, int mode, int group, u8 value, u8 *resp)
  669. {
  670. struct mmc_cmd cmd;
  671. struct mmc_data data;
  672. /* Switch the frequency */
  673. cmd.cmdidx = SD_CMD_SWITCH_FUNC;
  674. cmd.resp_type = MMC_RSP_R1;
  675. cmd.cmdarg = (mode << 31) | 0xffffff;
  676. cmd.cmdarg &= ~(0xf << (group * 4));
  677. cmd.cmdarg |= value << (group * 4);
  678. data.dest = (char *)resp;
  679. data.blocksize = 64;
  680. data.blocks = 1;
  681. data.flags = MMC_DATA_READ;
  682. return mmc_send_cmd(mmc, &cmd, &data);
  683. }
  684. static int sd_change_freq(struct mmc *mmc)
  685. {
  686. int err;
  687. struct mmc_cmd cmd;
  688. ALLOC_CACHE_ALIGN_BUFFER(uint, scr, 2);
  689. ALLOC_CACHE_ALIGN_BUFFER(uint, switch_status, 16);
  690. struct mmc_data data;
  691. int timeout;
  692. mmc->card_caps = 0;
  693. if (mmc_host_is_spi(mmc))
  694. return 0;
  695. /* Read the SCR to find out if this card supports higher speeds */
  696. cmd.cmdidx = MMC_CMD_APP_CMD;
  697. cmd.resp_type = MMC_RSP_R1;
  698. cmd.cmdarg = mmc->rca << 16;
  699. err = mmc_send_cmd(mmc, &cmd, NULL);
  700. if (err)
  701. return err;
  702. cmd.cmdidx = SD_CMD_APP_SEND_SCR;
  703. cmd.resp_type = MMC_RSP_R1;
  704. cmd.cmdarg = 0;
  705. timeout = 3;
  706. retry_scr:
  707. data.dest = (char *)scr;
  708. data.blocksize = 8;
  709. data.blocks = 1;
  710. data.flags = MMC_DATA_READ;
  711. err = mmc_send_cmd(mmc, &cmd, &data);
  712. if (err) {
  713. if (timeout--)
  714. goto retry_scr;
  715. return err;
  716. }
  717. mmc->scr[0] = __be32_to_cpu(scr[0]);
  718. mmc->scr[1] = __be32_to_cpu(scr[1]);
  719. switch ((mmc->scr[0] >> 24) & 0xf) {
  720. case 0:
  721. mmc->version = SD_VERSION_1_0;
  722. break;
  723. case 1:
  724. mmc->version = SD_VERSION_1_10;
  725. break;
  726. case 2:
  727. mmc->version = SD_VERSION_2;
  728. if ((mmc->scr[0] >> 15) & 0x1)
  729. mmc->version = SD_VERSION_3;
  730. break;
  731. default:
  732. mmc->version = SD_VERSION_1_0;
  733. break;
  734. }
  735. if (mmc->scr[0] & SD_DATA_4BIT)
  736. mmc->card_caps |= MMC_MODE_4BIT;
  737. /* Version 1.0 doesn't support switching */
  738. if (mmc->version == SD_VERSION_1_0)
  739. return 0;
  740. timeout = 4;
  741. while (timeout--) {
  742. err = sd_switch(mmc, SD_SWITCH_CHECK, 0, 1,
  743. (u8 *)switch_status);
  744. if (err)
  745. return err;
  746. /* The high-speed function is busy. Try again */
  747. if (!(__be32_to_cpu(switch_status[7]) & SD_HIGHSPEED_BUSY))
  748. break;
  749. }
  750. /* If high-speed isn't supported, we return */
  751. if (!(__be32_to_cpu(switch_status[3]) & SD_HIGHSPEED_SUPPORTED))
  752. return 0;
  753. /*
  754. * If the host doesn't support SD_HIGHSPEED, do not switch card to
  755. * HIGHSPEED mode even if the card support SD_HIGHSPPED.
  756. * This can avoid furthur problem when the card runs in different
  757. * mode between the host.
  758. */
  759. if (!((mmc->cfg->host_caps & MMC_MODE_HS_52MHz) &&
  760. (mmc->cfg->host_caps & MMC_MODE_HS)))
  761. return 0;
  762. err = sd_switch(mmc, SD_SWITCH_SWITCH, 0, 1, (u8 *)switch_status);
  763. if (err)
  764. return err;
  765. if ((__be32_to_cpu(switch_status[4]) & 0x0f000000) == 0x01000000)
  766. mmc->card_caps |= MMC_MODE_HS;
  767. return 0;
  768. }
  769. /* frequency bases */
  770. /* divided by 10 to be nice to platforms without floating point */
  771. static const int fbase[] = {
  772. 10000,
  773. 100000,
  774. 1000000,
  775. 10000000,
  776. };
  777. /* Multiplier values for TRAN_SPEED. Multiplied by 10 to be nice
  778. * to platforms without floating point.
  779. */
  780. static const u8 multipliers[] = {
  781. 0, /* reserved */
  782. 10,
  783. 12,
  784. 13,
  785. 15,
  786. 20,
  787. 25,
  788. 30,
  789. 35,
  790. 40,
  791. 45,
  792. 50,
  793. 55,
  794. 60,
  795. 70,
  796. 80,
  797. };
  798. #ifndef CONFIG_DM_MMC_OPS
  799. static void mmc_set_ios(struct mmc *mmc)
  800. {
  801. if (mmc->cfg->ops->set_ios)
  802. mmc->cfg->ops->set_ios(mmc);
  803. }
  804. #endif
  805. void mmc_set_clock(struct mmc *mmc, uint clock)
  806. {
  807. if (clock > mmc->cfg->f_max)
  808. clock = mmc->cfg->f_max;
  809. if (clock < mmc->cfg->f_min)
  810. clock = mmc->cfg->f_min;
  811. mmc->clock = clock;
  812. mmc_set_ios(mmc);
  813. }
  814. static void mmc_set_bus_width(struct mmc *mmc, uint width)
  815. {
  816. mmc->bus_width = width;
  817. mmc_set_ios(mmc);
  818. }
  819. static int mmc_startup(struct mmc *mmc)
  820. {
  821. int err, i;
  822. uint mult, freq;
  823. u64 cmult, csize, capacity;
  824. struct mmc_cmd cmd;
  825. ALLOC_CACHE_ALIGN_BUFFER(u8, ext_csd, MMC_MAX_BLOCK_LEN);
  826. ALLOC_CACHE_ALIGN_BUFFER(u8, test_csd, MMC_MAX_BLOCK_LEN);
  827. int timeout = 1000;
  828. bool has_parts = false;
  829. bool part_completed;
  830. struct blk_desc *bdesc;
  831. #ifdef CONFIG_MMC_SPI_CRC_ON
  832. if (mmc_host_is_spi(mmc)) { /* enable CRC check for spi */
  833. cmd.cmdidx = MMC_CMD_SPI_CRC_ON_OFF;
  834. cmd.resp_type = MMC_RSP_R1;
  835. cmd.cmdarg = 1;
  836. err = mmc_send_cmd(mmc, &cmd, NULL);
  837. if (err)
  838. return err;
  839. }
  840. #endif
  841. /* Put the Card in Identify Mode */
  842. cmd.cmdidx = mmc_host_is_spi(mmc) ? MMC_CMD_SEND_CID :
  843. MMC_CMD_ALL_SEND_CID; /* cmd not supported in spi */
  844. cmd.resp_type = MMC_RSP_R2;
  845. cmd.cmdarg = 0;
  846. err = mmc_send_cmd(mmc, &cmd, NULL);
  847. if (err)
  848. return err;
  849. memcpy(mmc->cid, cmd.response, 16);
  850. /*
  851. * For MMC cards, set the Relative Address.
  852. * For SD cards, get the Relatvie Address.
  853. * This also puts the cards into Standby State
  854. */
  855. if (!mmc_host_is_spi(mmc)) { /* cmd not supported in spi */
  856. cmd.cmdidx = SD_CMD_SEND_RELATIVE_ADDR;
  857. cmd.cmdarg = mmc->rca << 16;
  858. cmd.resp_type = MMC_RSP_R6;
  859. err = mmc_send_cmd(mmc, &cmd, NULL);
  860. if (err)
  861. return err;
  862. if (IS_SD(mmc))
  863. mmc->rca = (cmd.response[0] >> 16) & 0xffff;
  864. }
  865. /* Get the Card-Specific Data */
  866. cmd.cmdidx = MMC_CMD_SEND_CSD;
  867. cmd.resp_type = MMC_RSP_R2;
  868. cmd.cmdarg = mmc->rca << 16;
  869. err = mmc_send_cmd(mmc, &cmd, NULL);
  870. /* Waiting for the ready status */
  871. mmc_send_status(mmc, timeout);
  872. if (err)
  873. return err;
  874. mmc->csd[0] = cmd.response[0];
  875. mmc->csd[1] = cmd.response[1];
  876. mmc->csd[2] = cmd.response[2];
  877. mmc->csd[3] = cmd.response[3];
  878. if (mmc->version == MMC_VERSION_UNKNOWN) {
  879. int version = (cmd.response[0] >> 26) & 0xf;
  880. switch (version) {
  881. case 0:
  882. mmc->version = MMC_VERSION_1_2;
  883. break;
  884. case 1:
  885. mmc->version = MMC_VERSION_1_4;
  886. break;
  887. case 2:
  888. mmc->version = MMC_VERSION_2_2;
  889. break;
  890. case 3:
  891. mmc->version = MMC_VERSION_3;
  892. break;
  893. case 4:
  894. mmc->version = MMC_VERSION_4;
  895. break;
  896. default:
  897. mmc->version = MMC_VERSION_1_2;
  898. break;
  899. }
  900. }
  901. /* divide frequency by 10, since the mults are 10x bigger */
  902. freq = fbase[(cmd.response[0] & 0x7)];
  903. mult = multipliers[((cmd.response[0] >> 3) & 0xf)];
  904. mmc->tran_speed = freq * mult;
  905. mmc->dsr_imp = ((cmd.response[1] >> 12) & 0x1);
  906. mmc->read_bl_len = 1 << ((cmd.response[1] >> 16) & 0xf);
  907. if (IS_SD(mmc))
  908. mmc->write_bl_len = mmc->read_bl_len;
  909. else
  910. mmc->write_bl_len = 1 << ((cmd.response[3] >> 22) & 0xf);
  911. if (mmc->high_capacity) {
  912. csize = (mmc->csd[1] & 0x3f) << 16
  913. | (mmc->csd[2] & 0xffff0000) >> 16;
  914. cmult = 8;
  915. } else {
  916. csize = (mmc->csd[1] & 0x3ff) << 2
  917. | (mmc->csd[2] & 0xc0000000) >> 30;
  918. cmult = (mmc->csd[2] & 0x00038000) >> 15;
  919. }
  920. mmc->capacity_user = (csize + 1) << (cmult + 2);
  921. mmc->capacity_user *= mmc->read_bl_len;
  922. mmc->capacity_boot = 0;
  923. mmc->capacity_rpmb = 0;
  924. for (i = 0; i < 4; i++)
  925. mmc->capacity_gp[i] = 0;
  926. if (mmc->read_bl_len > MMC_MAX_BLOCK_LEN)
  927. mmc->read_bl_len = MMC_MAX_BLOCK_LEN;
  928. if (mmc->write_bl_len > MMC_MAX_BLOCK_LEN)
  929. mmc->write_bl_len = MMC_MAX_BLOCK_LEN;
  930. if ((mmc->dsr_imp) && (0xffffffff != mmc->dsr)) {
  931. cmd.cmdidx = MMC_CMD_SET_DSR;
  932. cmd.cmdarg = (mmc->dsr & 0xffff) << 16;
  933. cmd.resp_type = MMC_RSP_NONE;
  934. if (mmc_send_cmd(mmc, &cmd, NULL))
  935. printf("MMC: SET_DSR failed\n");
  936. }
  937. /* Select the card, and put it into Transfer Mode */
  938. if (!mmc_host_is_spi(mmc)) { /* cmd not supported in spi */
  939. cmd.cmdidx = MMC_CMD_SELECT_CARD;
  940. cmd.resp_type = MMC_RSP_R1;
  941. cmd.cmdarg = mmc->rca << 16;
  942. err = mmc_send_cmd(mmc, &cmd, NULL);
  943. if (err)
  944. return err;
  945. }
  946. /*
  947. * For SD, its erase group is always one sector
  948. */
  949. mmc->erase_grp_size = 1;
  950. mmc->part_config = MMCPART_NOAVAILABLE;
  951. if (!IS_SD(mmc) && (mmc->version >= MMC_VERSION_4)) {
  952. /* check ext_csd version and capacity */
  953. err = mmc_send_ext_csd(mmc, ext_csd);
  954. if (err)
  955. return err;
  956. if (ext_csd[EXT_CSD_REV] >= 2) {
  957. /*
  958. * According to the JEDEC Standard, the value of
  959. * ext_csd's capacity is valid if the value is more
  960. * than 2GB
  961. */
  962. capacity = ext_csd[EXT_CSD_SEC_CNT] << 0
  963. | ext_csd[EXT_CSD_SEC_CNT + 1] << 8
  964. | ext_csd[EXT_CSD_SEC_CNT + 2] << 16
  965. | ext_csd[EXT_CSD_SEC_CNT + 3] << 24;
  966. capacity *= MMC_MAX_BLOCK_LEN;
  967. if ((capacity >> 20) > 2 * 1024)
  968. mmc->capacity_user = capacity;
  969. }
  970. switch (ext_csd[EXT_CSD_REV]) {
  971. case 1:
  972. mmc->version = MMC_VERSION_4_1;
  973. break;
  974. case 2:
  975. mmc->version = MMC_VERSION_4_2;
  976. break;
  977. case 3:
  978. mmc->version = MMC_VERSION_4_3;
  979. break;
  980. case 5:
  981. mmc->version = MMC_VERSION_4_41;
  982. break;
  983. case 6:
  984. mmc->version = MMC_VERSION_4_5;
  985. break;
  986. case 7:
  987. mmc->version = MMC_VERSION_5_0;
  988. break;
  989. case 8:
  990. mmc->version = MMC_VERSION_5_1;
  991. break;
  992. }
  993. /* The partition data may be non-zero but it is only
  994. * effective if PARTITION_SETTING_COMPLETED is set in
  995. * EXT_CSD, so ignore any data if this bit is not set,
  996. * except for enabling the high-capacity group size
  997. * definition (see below). */
  998. part_completed = !!(ext_csd[EXT_CSD_PARTITION_SETTING] &
  999. EXT_CSD_PARTITION_SETTING_COMPLETED);
  1000. /* store the partition info of emmc */
  1001. mmc->part_support = ext_csd[EXT_CSD_PARTITIONING_SUPPORT];
  1002. if ((ext_csd[EXT_CSD_PARTITIONING_SUPPORT] & PART_SUPPORT) ||
  1003. ext_csd[EXT_CSD_BOOT_MULT])
  1004. mmc->part_config = ext_csd[EXT_CSD_PART_CONF];
  1005. if (part_completed &&
  1006. (ext_csd[EXT_CSD_PARTITIONING_SUPPORT] & ENHNCD_SUPPORT))
  1007. mmc->part_attr = ext_csd[EXT_CSD_PARTITIONS_ATTRIBUTE];
  1008. mmc->capacity_boot = ext_csd[EXT_CSD_BOOT_MULT] << 17;
  1009. mmc->capacity_rpmb = ext_csd[EXT_CSD_RPMB_MULT] << 17;
  1010. for (i = 0; i < 4; i++) {
  1011. int idx = EXT_CSD_GP_SIZE_MULT + i * 3;
  1012. uint mult = (ext_csd[idx + 2] << 16) +
  1013. (ext_csd[idx + 1] << 8) + ext_csd[idx];
  1014. if (mult)
  1015. has_parts = true;
  1016. if (!part_completed)
  1017. continue;
  1018. mmc->capacity_gp[i] = mult;
  1019. mmc->capacity_gp[i] *=
  1020. ext_csd[EXT_CSD_HC_ERASE_GRP_SIZE];
  1021. mmc->capacity_gp[i] *= ext_csd[EXT_CSD_HC_WP_GRP_SIZE];
  1022. mmc->capacity_gp[i] <<= 19;
  1023. }
  1024. if (part_completed) {
  1025. mmc->enh_user_size =
  1026. (ext_csd[EXT_CSD_ENH_SIZE_MULT+2] << 16) +
  1027. (ext_csd[EXT_CSD_ENH_SIZE_MULT+1] << 8) +
  1028. ext_csd[EXT_CSD_ENH_SIZE_MULT];
  1029. mmc->enh_user_size *= ext_csd[EXT_CSD_HC_ERASE_GRP_SIZE];
  1030. mmc->enh_user_size *= ext_csd[EXT_CSD_HC_WP_GRP_SIZE];
  1031. mmc->enh_user_size <<= 19;
  1032. mmc->enh_user_start =
  1033. (ext_csd[EXT_CSD_ENH_START_ADDR+3] << 24) +
  1034. (ext_csd[EXT_CSD_ENH_START_ADDR+2] << 16) +
  1035. (ext_csd[EXT_CSD_ENH_START_ADDR+1] << 8) +
  1036. ext_csd[EXT_CSD_ENH_START_ADDR];
  1037. if (mmc->high_capacity)
  1038. mmc->enh_user_start <<= 9;
  1039. }
  1040. /*
  1041. * Host needs to enable ERASE_GRP_DEF bit if device is
  1042. * partitioned. This bit will be lost every time after a reset
  1043. * or power off. This will affect erase size.
  1044. */
  1045. if (part_completed)
  1046. has_parts = true;
  1047. if ((ext_csd[EXT_CSD_PARTITIONING_SUPPORT] & PART_SUPPORT) &&
  1048. (ext_csd[EXT_CSD_PARTITIONS_ATTRIBUTE] & PART_ENH_ATTRIB))
  1049. has_parts = true;
  1050. if (has_parts) {
  1051. err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
  1052. EXT_CSD_ERASE_GROUP_DEF, 1);
  1053. if (err)
  1054. return err;
  1055. else
  1056. ext_csd[EXT_CSD_ERASE_GROUP_DEF] = 1;
  1057. }
  1058. if (ext_csd[EXT_CSD_ERASE_GROUP_DEF] & 0x01) {
  1059. /* Read out group size from ext_csd */
  1060. mmc->erase_grp_size =
  1061. ext_csd[EXT_CSD_HC_ERASE_GRP_SIZE] * 1024;
  1062. /*
  1063. * if high capacity and partition setting completed
  1064. * SEC_COUNT is valid even if it is smaller than 2 GiB
  1065. * JEDEC Standard JESD84-B45, 6.2.4
  1066. */
  1067. if (mmc->high_capacity && part_completed) {
  1068. capacity = (ext_csd[EXT_CSD_SEC_CNT]) |
  1069. (ext_csd[EXT_CSD_SEC_CNT + 1] << 8) |
  1070. (ext_csd[EXT_CSD_SEC_CNT + 2] << 16) |
  1071. (ext_csd[EXT_CSD_SEC_CNT + 3] << 24);
  1072. capacity *= MMC_MAX_BLOCK_LEN;
  1073. mmc->capacity_user = capacity;
  1074. }
  1075. } else {
  1076. /* Calculate the group size from the csd value. */
  1077. int erase_gsz, erase_gmul;
  1078. erase_gsz = (mmc->csd[2] & 0x00007c00) >> 10;
  1079. erase_gmul = (mmc->csd[2] & 0x000003e0) >> 5;
  1080. mmc->erase_grp_size = (erase_gsz + 1)
  1081. * (erase_gmul + 1);
  1082. }
  1083. mmc->hc_wp_grp_size = 1024
  1084. * ext_csd[EXT_CSD_HC_ERASE_GRP_SIZE]
  1085. * ext_csd[EXT_CSD_HC_WP_GRP_SIZE];
  1086. mmc->wr_rel_set = ext_csd[EXT_CSD_WR_REL_SET];
  1087. }
  1088. err = mmc_set_capacity(mmc, mmc_get_blk_desc(mmc)->hwpart);
  1089. if (err)
  1090. return err;
  1091. if (IS_SD(mmc))
  1092. err = sd_change_freq(mmc);
  1093. else
  1094. err = mmc_change_freq(mmc);
  1095. if (err)
  1096. return err;
  1097. /* Restrict card's capabilities by what the host can do */
  1098. mmc->card_caps &= mmc->cfg->host_caps;
  1099. if (IS_SD(mmc)) {
  1100. if (mmc->card_caps & MMC_MODE_4BIT) {
  1101. cmd.cmdidx = MMC_CMD_APP_CMD;
  1102. cmd.resp_type = MMC_RSP_R1;
  1103. cmd.cmdarg = mmc->rca << 16;
  1104. err = mmc_send_cmd(mmc, &cmd, NULL);
  1105. if (err)
  1106. return err;
  1107. cmd.cmdidx = SD_CMD_APP_SET_BUS_WIDTH;
  1108. cmd.resp_type = MMC_RSP_R1;
  1109. cmd.cmdarg = 2;
  1110. err = mmc_send_cmd(mmc, &cmd, NULL);
  1111. if (err)
  1112. return err;
  1113. mmc_set_bus_width(mmc, 4);
  1114. }
  1115. if (mmc->card_caps & MMC_MODE_HS)
  1116. mmc->tran_speed = 50000000;
  1117. else
  1118. mmc->tran_speed = 25000000;
  1119. } else if (mmc->version >= MMC_VERSION_4) {
  1120. /* Only version 4 of MMC supports wider bus widths */
  1121. int idx;
  1122. /* An array of possible bus widths in order of preference */
  1123. static unsigned ext_csd_bits[] = {
  1124. EXT_CSD_DDR_BUS_WIDTH_8,
  1125. EXT_CSD_DDR_BUS_WIDTH_4,
  1126. EXT_CSD_BUS_WIDTH_8,
  1127. EXT_CSD_BUS_WIDTH_4,
  1128. EXT_CSD_BUS_WIDTH_1,
  1129. };
  1130. /* An array to map CSD bus widths to host cap bits */
  1131. static unsigned ext_to_hostcaps[] = {
  1132. [EXT_CSD_DDR_BUS_WIDTH_4] =
  1133. MMC_MODE_DDR_52MHz | MMC_MODE_4BIT,
  1134. [EXT_CSD_DDR_BUS_WIDTH_8] =
  1135. MMC_MODE_DDR_52MHz | MMC_MODE_8BIT,
  1136. [EXT_CSD_BUS_WIDTH_4] = MMC_MODE_4BIT,
  1137. [EXT_CSD_BUS_WIDTH_8] = MMC_MODE_8BIT,
  1138. };
  1139. /* An array to map chosen bus width to an integer */
  1140. static unsigned widths[] = {
  1141. 8, 4, 8, 4, 1,
  1142. };
  1143. for (idx=0; idx < ARRAY_SIZE(ext_csd_bits); idx++) {
  1144. unsigned int extw = ext_csd_bits[idx];
  1145. unsigned int caps = ext_to_hostcaps[extw];
  1146. /*
  1147. * If the bus width is still not changed,
  1148. * don't try to set the default again.
  1149. * Otherwise, recover from switch attempts
  1150. * by switching to 1-bit bus width.
  1151. */
  1152. if (extw == EXT_CSD_BUS_WIDTH_1 &&
  1153. mmc->bus_width == 1) {
  1154. err = 0;
  1155. break;
  1156. }
  1157. /*
  1158. * Check to make sure the card and controller support
  1159. * these capabilities
  1160. */
  1161. if ((mmc->card_caps & caps) != caps)
  1162. continue;
  1163. err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
  1164. EXT_CSD_BUS_WIDTH, extw);
  1165. if (err)
  1166. continue;
  1167. mmc->ddr_mode = (caps & MMC_MODE_DDR_52MHz) ? 1 : 0;
  1168. mmc_set_bus_width(mmc, widths[idx]);
  1169. err = mmc_send_ext_csd(mmc, test_csd);
  1170. if (err)
  1171. continue;
  1172. /* Only compare read only fields */
  1173. if (ext_csd[EXT_CSD_PARTITIONING_SUPPORT]
  1174. == test_csd[EXT_CSD_PARTITIONING_SUPPORT] &&
  1175. ext_csd[EXT_CSD_HC_WP_GRP_SIZE]
  1176. == test_csd[EXT_CSD_HC_WP_GRP_SIZE] &&
  1177. ext_csd[EXT_CSD_REV]
  1178. == test_csd[EXT_CSD_REV] &&
  1179. ext_csd[EXT_CSD_HC_ERASE_GRP_SIZE]
  1180. == test_csd[EXT_CSD_HC_ERASE_GRP_SIZE] &&
  1181. memcmp(&ext_csd[EXT_CSD_SEC_CNT],
  1182. &test_csd[EXT_CSD_SEC_CNT], 4) == 0)
  1183. break;
  1184. else
  1185. err = -EBADMSG;
  1186. }
  1187. if (err)
  1188. return err;
  1189. if (mmc->card_caps & MMC_MODE_HS) {
  1190. if (mmc->card_caps & MMC_MODE_HS_52MHz)
  1191. mmc->tran_speed = 52000000;
  1192. else
  1193. mmc->tran_speed = 26000000;
  1194. }
  1195. }
  1196. mmc_set_clock(mmc, mmc->tran_speed);
  1197. /* Fix the block length for DDR mode */
  1198. if (mmc->ddr_mode) {
  1199. mmc->read_bl_len = MMC_MAX_BLOCK_LEN;
  1200. mmc->write_bl_len = MMC_MAX_BLOCK_LEN;
  1201. }
  1202. /* fill in device description */
  1203. bdesc = mmc_get_blk_desc(mmc);
  1204. bdesc->lun = 0;
  1205. bdesc->hwpart = 0;
  1206. bdesc->type = 0;
  1207. bdesc->blksz = mmc->read_bl_len;
  1208. bdesc->log2blksz = LOG2(bdesc->blksz);
  1209. bdesc->lba = lldiv(mmc->capacity, mmc->read_bl_len);
  1210. #if !defined(CONFIG_SPL_BUILD) || \
  1211. (defined(CONFIG_SPL_LIBCOMMON_SUPPORT) && \
  1212. !defined(CONFIG_USE_TINY_PRINTF))
  1213. sprintf(bdesc->vendor, "Man %06x Snr %04x%04x",
  1214. mmc->cid[0] >> 24, (mmc->cid[2] & 0xffff),
  1215. (mmc->cid[3] >> 16) & 0xffff);
  1216. sprintf(bdesc->product, "%c%c%c%c%c%c", mmc->cid[0] & 0xff,
  1217. (mmc->cid[1] >> 24), (mmc->cid[1] >> 16) & 0xff,
  1218. (mmc->cid[1] >> 8) & 0xff, mmc->cid[1] & 0xff,
  1219. (mmc->cid[2] >> 24) & 0xff);
  1220. sprintf(bdesc->revision, "%d.%d", (mmc->cid[2] >> 20) & 0xf,
  1221. (mmc->cid[2] >> 16) & 0xf);
  1222. #else
  1223. bdesc->vendor[0] = 0;
  1224. bdesc->product[0] = 0;
  1225. bdesc->revision[0] = 0;
  1226. #endif
  1227. #if !defined(CONFIG_SPL_BUILD) || defined(CONFIG_SPL_LIBDISK_SUPPORT)
  1228. part_init(bdesc);
  1229. #endif
  1230. return 0;
  1231. }
  1232. static int mmc_send_if_cond(struct mmc *mmc)
  1233. {
  1234. struct mmc_cmd cmd;
  1235. int err;
  1236. cmd.cmdidx = SD_CMD_SEND_IF_COND;
  1237. /* We set the bit if the host supports voltages between 2.7 and 3.6 V */
  1238. cmd.cmdarg = ((mmc->cfg->voltages & 0xff8000) != 0) << 8 | 0xaa;
  1239. cmd.resp_type = MMC_RSP_R7;
  1240. err = mmc_send_cmd(mmc, &cmd, NULL);
  1241. if (err)
  1242. return err;
  1243. if ((cmd.response[0] & 0xff) != 0xaa)
  1244. return -EOPNOTSUPP;
  1245. else
  1246. mmc->version = SD_VERSION_2;
  1247. return 0;
  1248. }
  1249. /* board-specific MMC power initializations. */
  1250. __weak void board_mmc_power_init(void)
  1251. {
  1252. }
  1253. int mmc_start_init(struct mmc *mmc)
  1254. {
  1255. bool no_card;
  1256. int err;
  1257. /* we pretend there's no card when init is NULL */
  1258. no_card = mmc_getcd(mmc) == 0;
  1259. #ifndef CONFIG_DM_MMC_OPS
  1260. no_card = no_card || (mmc->cfg->ops->init == NULL);
  1261. #endif
  1262. if (no_card) {
  1263. mmc->has_init = 0;
  1264. #if !defined(CONFIG_SPL_BUILD) || defined(CONFIG_SPL_LIBCOMMON_SUPPORT)
  1265. printf("MMC: no card present\n");
  1266. #endif
  1267. return -ENOMEDIUM;
  1268. }
  1269. if (mmc->has_init)
  1270. return 0;
  1271. #ifdef CONFIG_FSL_ESDHC_ADAPTER_IDENT
  1272. mmc_adapter_card_type_ident();
  1273. #endif
  1274. board_mmc_power_init();
  1275. #ifdef CONFIG_DM_MMC_OPS
  1276. /* The device has already been probed ready for use */
  1277. #else
  1278. /* made sure it's not NULL earlier */
  1279. err = mmc->cfg->ops->init(mmc);
  1280. if (err)
  1281. return err;
  1282. #endif
  1283. mmc->ddr_mode = 0;
  1284. mmc_set_bus_width(mmc, 1);
  1285. mmc_set_clock(mmc, 1);
  1286. /* Reset the Card */
  1287. err = mmc_go_idle(mmc);
  1288. if (err)
  1289. return err;
  1290. /* The internal partition reset to user partition(0) at every CMD0*/
  1291. mmc_get_blk_desc(mmc)->hwpart = 0;
  1292. /* Test for SD version 2 */
  1293. err = mmc_send_if_cond(mmc);
  1294. /* Now try to get the SD card's operating condition */
  1295. err = sd_send_op_cond(mmc);
  1296. /* If the command timed out, we check for an MMC card */
  1297. if (err == -ETIMEDOUT) {
  1298. err = mmc_send_op_cond(mmc);
  1299. if (err) {
  1300. #if !defined(CONFIG_SPL_BUILD) || defined(CONFIG_SPL_LIBCOMMON_SUPPORT)
  1301. printf("Card did not respond to voltage select!\n");
  1302. #endif
  1303. return -EOPNOTSUPP;
  1304. }
  1305. }
  1306. if (!err)
  1307. mmc->init_in_progress = 1;
  1308. return err;
  1309. }
  1310. static int mmc_complete_init(struct mmc *mmc)
  1311. {
  1312. int err = 0;
  1313. mmc->init_in_progress = 0;
  1314. if (mmc->op_cond_pending)
  1315. err = mmc_complete_op_cond(mmc);
  1316. if (!err)
  1317. err = mmc_startup(mmc);
  1318. if (err)
  1319. mmc->has_init = 0;
  1320. else
  1321. mmc->has_init = 1;
  1322. return err;
  1323. }
  1324. int mmc_init(struct mmc *mmc)
  1325. {
  1326. int err = 0;
  1327. unsigned start;
  1328. #ifdef CONFIG_DM_MMC
  1329. struct mmc_uclass_priv *upriv = dev_get_uclass_priv(mmc->dev);
  1330. upriv->mmc = mmc;
  1331. #endif
  1332. if (mmc->has_init)
  1333. return 0;
  1334. start = get_timer(0);
  1335. if (!mmc->init_in_progress)
  1336. err = mmc_start_init(mmc);
  1337. if (!err)
  1338. err = mmc_complete_init(mmc);
  1339. debug("%s: %d, time %lu\n", __func__, err, get_timer(start));
  1340. return err;
  1341. }
  1342. int mmc_set_dsr(struct mmc *mmc, u16 val)
  1343. {
  1344. mmc->dsr = val;
  1345. return 0;
  1346. }
  1347. /* CPU-specific MMC initializations */
  1348. __weak int cpu_mmc_init(bd_t *bis)
  1349. {
  1350. return -1;
  1351. }
  1352. /* board-specific MMC initializations. */
  1353. __weak int board_mmc_init(bd_t *bis)
  1354. {
  1355. return -1;
  1356. }
  1357. void mmc_set_preinit(struct mmc *mmc, int preinit)
  1358. {
  1359. mmc->preinit = preinit;
  1360. }
  1361. #if defined(CONFIG_DM_MMC) && defined(CONFIG_SPL_BUILD)
  1362. static int mmc_probe(bd_t *bis)
  1363. {
  1364. return 0;
  1365. }
  1366. #elif defined(CONFIG_DM_MMC)
  1367. static int mmc_probe(bd_t *bis)
  1368. {
  1369. int ret, i;
  1370. struct uclass *uc;
  1371. struct udevice *dev;
  1372. ret = uclass_get(UCLASS_MMC, &uc);
  1373. if (ret)
  1374. return ret;
  1375. /*
  1376. * Try to add them in sequence order. Really with driver model we
  1377. * should allow holes, but the current MMC list does not allow that.
  1378. * So if we request 0, 1, 3 we will get 0, 1, 2.
  1379. */
  1380. for (i = 0; ; i++) {
  1381. ret = uclass_get_device_by_seq(UCLASS_MMC, i, &dev);
  1382. if (ret == -ENODEV)
  1383. break;
  1384. }
  1385. uclass_foreach_dev(dev, uc) {
  1386. ret = device_probe(dev);
  1387. if (ret)
  1388. printf("%s - probe failed: %d\n", dev->name, ret);
  1389. }
  1390. return 0;
  1391. }
  1392. #else
  1393. static int mmc_probe(bd_t *bis)
  1394. {
  1395. if (board_mmc_init(bis) < 0)
  1396. cpu_mmc_init(bis);
  1397. return 0;
  1398. }
  1399. #endif
  1400. int mmc_initialize(bd_t *bis)
  1401. {
  1402. static int initialized = 0;
  1403. int ret;
  1404. if (initialized) /* Avoid initializing mmc multiple times */
  1405. return 0;
  1406. initialized = 1;
  1407. #ifndef CONFIG_BLK
  1408. mmc_list_init();
  1409. #endif
  1410. ret = mmc_probe(bis);
  1411. if (ret)
  1412. return ret;
  1413. #ifndef CONFIG_SPL_BUILD
  1414. print_mmc_devices(',');
  1415. #endif
  1416. mmc_do_preinit();
  1417. return 0;
  1418. }