spl_gen5.c 4.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright (C) 2012 Altera Corporation <www.altera.com>
  4. */
  5. #include <common.h>
  6. #include <asm/io.h>
  7. #include <asm/pl310.h>
  8. #include <asm/u-boot.h>
  9. #include <asm/utils.h>
  10. #include <image.h>
  11. #include <asm/arch/reset_manager.h>
  12. #include <spl.h>
  13. #include <asm/arch/system_manager.h>
  14. #include <asm/arch/freeze_controller.h>
  15. #include <asm/arch/clock_manager.h>
  16. #include <asm/arch/misc.h>
  17. #include <asm/arch/scan_manager.h>
  18. #include <asm/arch/sdram.h>
  19. #include <asm/arch/scu.h>
  20. #include <asm/arch/nic301.h>
  21. #include <asm/sections.h>
  22. #include <fdtdec.h>
  23. #include <watchdog.h>
  24. DECLARE_GLOBAL_DATA_PTR;
  25. static struct pl310_regs *const pl310 =
  26. (struct pl310_regs *)CONFIG_SYS_PL310_BASE;
  27. static struct scu_registers *scu_regs =
  28. (struct scu_registers *)SOCFPGA_MPUSCU_ADDRESS;
  29. static struct nic301_registers *nic301_regs =
  30. (struct nic301_registers *)SOCFPGA_L3REGS_ADDRESS;
  31. static const struct socfpga_system_manager *sysmgr_regs =
  32. (struct socfpga_system_manager *)SOCFPGA_SYSMGR_ADDRESS;
  33. u32 spl_boot_device(void)
  34. {
  35. const u32 bsel = readl(&sysmgr_regs->bootinfo);
  36. switch (SYSMGR_GET_BOOTINFO_BSEL(bsel)) {
  37. case 0x1: /* FPGA (HPS2FPGA Bridge) */
  38. return BOOT_DEVICE_RAM;
  39. case 0x2: /* NAND Flash (1.8V) */
  40. case 0x3: /* NAND Flash (3.0V) */
  41. socfpga_per_reset(SOCFPGA_RESET(NAND), 0);
  42. return BOOT_DEVICE_NAND;
  43. case 0x4: /* SD/MMC External Transceiver (1.8V) */
  44. case 0x5: /* SD/MMC Internal Transceiver (3.0V) */
  45. socfpga_per_reset(SOCFPGA_RESET(SDMMC), 0);
  46. socfpga_per_reset(SOCFPGA_RESET(DMA), 0);
  47. return BOOT_DEVICE_MMC1;
  48. case 0x6: /* QSPI Flash (1.8V) */
  49. case 0x7: /* QSPI Flash (3.0V) */
  50. socfpga_per_reset(SOCFPGA_RESET(QSPI), 0);
  51. return BOOT_DEVICE_SPI;
  52. default:
  53. printf("Invalid boot device (bsel=%08x)!\n", bsel);
  54. hang();
  55. }
  56. }
  57. #ifdef CONFIG_SPL_MMC_SUPPORT
  58. u32 spl_boot_mode(const u32 boot_device)
  59. {
  60. #if defined(CONFIG_SPL_FAT_SUPPORT) || defined(CONFIG_SPL_EXT_SUPPORT)
  61. return MMCSD_MODE_FS;
  62. #else
  63. return MMCSD_MODE_RAW;
  64. #endif
  65. }
  66. #endif
  67. static void socfpga_nic301_slave_ns(void)
  68. {
  69. writel(0x1, &nic301_regs->lwhps2fpgaregs);
  70. writel(0x1, &nic301_regs->hps2fpgaregs);
  71. writel(0x1, &nic301_regs->acp);
  72. writel(0x1, &nic301_regs->rom);
  73. writel(0x1, &nic301_regs->ocram);
  74. writel(0x1, &nic301_regs->sdrdata);
  75. }
  76. void board_init_f(ulong dummy)
  77. {
  78. const struct cm_config *cm_default_cfg = cm_get_default_config();
  79. unsigned long sdram_size;
  80. unsigned long reg;
  81. int ret;
  82. /*
  83. * First C code to run. Clear fake OCRAM ECC first as SBE
  84. * and DBE might triggered during power on
  85. */
  86. reg = readl(&sysmgr_regs->eccgrp_ocram);
  87. if (reg & SYSMGR_ECC_OCRAM_SERR)
  88. writel(SYSMGR_ECC_OCRAM_SERR | SYSMGR_ECC_OCRAM_EN,
  89. &sysmgr_regs->eccgrp_ocram);
  90. if (reg & SYSMGR_ECC_OCRAM_DERR)
  91. writel(SYSMGR_ECC_OCRAM_DERR | SYSMGR_ECC_OCRAM_EN,
  92. &sysmgr_regs->eccgrp_ocram);
  93. memset(__bss_start, 0, __bss_end - __bss_start);
  94. socfpga_nic301_slave_ns();
  95. /* Configure ARM MPU SNSAC register. */
  96. setbits_le32(&scu_regs->sacr, 0xfff);
  97. /* Remap SDRAM to 0x0 */
  98. writel(0x1, &nic301_regs->remap); /* remap.mpuzero */
  99. writel(0x1, &pl310->pl310_addr_filter_start);
  100. debug("Freezing all I/O banks\n");
  101. /* freeze all IO banks */
  102. sys_mgr_frzctrl_freeze_req();
  103. /* Put everything into reset but L4WD0. */
  104. socfpga_per_reset_all();
  105. /* Put FPGA bridges into reset too. */
  106. socfpga_bridges_reset(1);
  107. socfpga_per_reset(SOCFPGA_RESET(SDR), 0);
  108. socfpga_per_reset(SOCFPGA_RESET(UART0), 0);
  109. socfpga_per_reset(SOCFPGA_RESET(OSC1TIMER0), 0);
  110. timer_init();
  111. debug("Reconfigure Clock Manager\n");
  112. /* reconfigure the PLLs */
  113. if (cm_basic_init(cm_default_cfg))
  114. hang();
  115. /* Enable bootrom to configure IOs. */
  116. sysmgr_config_warmrstcfgio(1);
  117. /* configure the IOCSR / IO buffer settings */
  118. if (scan_mgr_configure_iocsr())
  119. hang();
  120. sysmgr_config_warmrstcfgio(0);
  121. /* configure the pin muxing through system manager */
  122. sysmgr_config_warmrstcfgio(1);
  123. sysmgr_pinmux_init();
  124. sysmgr_config_warmrstcfgio(0);
  125. /* De-assert reset for peripherals and bridges based on handoff */
  126. reset_deassert_peripherals_handoff();
  127. socfpga_bridges_reset(0);
  128. debug("Unfreezing/Thaw all I/O banks\n");
  129. /* unfreeze / thaw all IO banks */
  130. sys_mgr_frzctrl_thaw_req();
  131. ret = spl_early_init();
  132. if (ret) {
  133. debug("spl_early_init() failed: %d\n", ret);
  134. hang();
  135. }
  136. /* enable console uart printing */
  137. preloader_console_init();
  138. if (sdram_mmr_init_full(0xffffffff) != 0) {
  139. puts("SDRAM init failed.\n");
  140. hang();
  141. }
  142. debug("SDRAM: Calibrating PHY\n");
  143. /* SDRAM calibration */
  144. if (sdram_calibration_full() == 0) {
  145. puts("SDRAM calibration failed.\n");
  146. hang();
  147. }
  148. sdram_size = sdram_calculate_size();
  149. debug("SDRAM: %ld MiB\n", sdram_size >> 20);
  150. /* Sanity check ensure correct SDRAM size specified */
  151. if (get_ram_size(0, sdram_size) != sdram_size) {
  152. puts("SDRAM size check failed!\n");
  153. hang();
  154. }
  155. socfpga_bridges_reset(1);
  156. /* Configure simple malloc base pointer into RAM. */
  157. gd->malloc_base = CONFIG_SYS_TEXT_BASE + (1024 * 1024);
  158. }