rk_gpio.c 3.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153
  1. /*
  2. * (C) Copyright 2015 Google, Inc
  3. *
  4. * (C) Copyright 2008-2014 Rockchip Electronics
  5. * Peter, Software Engineering, <superpeter.cai@gmail.com>.
  6. *
  7. * SPDX-License-Identifier: GPL-2.0+
  8. */
  9. #include <common.h>
  10. #include <clk.h>
  11. #include <dm.h>
  12. #include <syscon.h>
  13. #include <asm/errno.h>
  14. #include <asm/gpio.h>
  15. #include <asm/io.h>
  16. #include <asm/arch/clock.h>
  17. #include <dm/pinctrl.h>
  18. #include <dt-bindings/gpio/gpio.h>
  19. #include <dt-bindings/clock/rk3288-cru.h>
  20. enum {
  21. ROCKCHIP_GPIOS_PER_BANK = 32,
  22. };
  23. #define OFFSET_TO_BIT(bit) (1UL << (bit))
  24. struct rockchip_gpio_priv {
  25. struct rockchip_gpio_regs *regs;
  26. struct udevice *pinctrl;
  27. int bank;
  28. char name[2];
  29. };
  30. static int rockchip_gpio_direction_input(struct udevice *dev, unsigned offset)
  31. {
  32. struct rockchip_gpio_priv *priv = dev_get_priv(dev);
  33. struct rockchip_gpio_regs *regs = priv->regs;
  34. clrbits_le32(&regs->swport_ddr, OFFSET_TO_BIT(offset));
  35. return 0;
  36. }
  37. static int rockchip_gpio_direction_output(struct udevice *dev, unsigned offset,
  38. int value)
  39. {
  40. struct rockchip_gpio_priv *priv = dev_get_priv(dev);
  41. struct rockchip_gpio_regs *regs = priv->regs;
  42. int mask = OFFSET_TO_BIT(offset);
  43. clrsetbits_le32(&regs->swport_dr, mask, value ? mask : 0);
  44. setbits_le32(&regs->swport_ddr, mask);
  45. return 0;
  46. }
  47. static int rockchip_gpio_get_value(struct udevice *dev, unsigned offset)
  48. {
  49. struct rockchip_gpio_priv *priv = dev_get_priv(dev);
  50. struct rockchip_gpio_regs *regs = priv->regs;
  51. return readl(&regs->ext_port) & OFFSET_TO_BIT(offset) ? 1 : 0;
  52. }
  53. static int rockchip_gpio_set_value(struct udevice *dev, unsigned offset,
  54. int value)
  55. {
  56. struct rockchip_gpio_priv *priv = dev_get_priv(dev);
  57. struct rockchip_gpio_regs *regs = priv->regs;
  58. int mask = OFFSET_TO_BIT(offset);
  59. clrsetbits_le32(&regs->swport_dr, mask, value ? mask : 0);
  60. return 0;
  61. }
  62. static int rockchip_gpio_get_function(struct udevice *dev, unsigned offset)
  63. {
  64. #ifdef CONFIG_SPL_BUILD
  65. return -ENODATA;
  66. #else
  67. struct rockchip_gpio_priv *priv = dev_get_priv(dev);
  68. struct rockchip_gpio_regs *regs = priv->regs;
  69. bool is_output;
  70. int ret;
  71. ret = pinctrl_get_gpio_mux(priv->pinctrl, priv->bank, offset);
  72. if (ret)
  73. return ret;
  74. /* If it's not 0, then it is not a GPIO */
  75. if (ret)
  76. return GPIOF_FUNC;
  77. is_output = readl(&regs->swport_ddr) & OFFSET_TO_BIT(offset);
  78. return is_output ? GPIOF_OUTPUT : GPIOF_INPUT;
  79. #endif
  80. }
  81. static int rockchip_gpio_xlate(struct udevice *dev, struct gpio_desc *desc,
  82. struct fdtdec_phandle_args *args)
  83. {
  84. desc->offset = args->args[0];
  85. desc->flags = args->args[1] & GPIO_ACTIVE_LOW ? GPIOD_ACTIVE_LOW : 0;
  86. return 0;
  87. }
  88. static int rockchip_gpio_probe(struct udevice *dev)
  89. {
  90. struct gpio_dev_priv *uc_priv = dev_get_uclass_priv(dev);
  91. struct rockchip_gpio_priv *priv = dev_get_priv(dev);
  92. char *end;
  93. int ret;
  94. /* This only supports RK3288 at present */
  95. priv->regs = (struct rockchip_gpio_regs *)dev_get_addr(dev);
  96. ret = uclass_first_device_err(UCLASS_PINCTRL, &priv->pinctrl);
  97. if (ret)
  98. return ret;
  99. uc_priv->gpio_count = ROCKCHIP_GPIOS_PER_BANK;
  100. end = strrchr(dev->name, '@');
  101. priv->bank = trailing_strtoln(dev->name, end);
  102. priv->name[0] = 'A' + priv->bank;
  103. uc_priv->bank_name = priv->name;
  104. return 0;
  105. }
  106. static const struct dm_gpio_ops gpio_rockchip_ops = {
  107. .direction_input = rockchip_gpio_direction_input,
  108. .direction_output = rockchip_gpio_direction_output,
  109. .get_value = rockchip_gpio_get_value,
  110. .set_value = rockchip_gpio_set_value,
  111. .get_function = rockchip_gpio_get_function,
  112. .xlate = rockchip_gpio_xlate,
  113. };
  114. static const struct udevice_id rockchip_gpio_ids[] = {
  115. { .compatible = "rockchip,gpio-bank" },
  116. { }
  117. };
  118. U_BOOT_DRIVER(gpio_rockchip) = {
  119. .name = "gpio_rockchip",
  120. .id = UCLASS_GPIO,
  121. .of_match = rockchip_gpio_ids,
  122. .ops = &gpio_rockchip_ops,
  123. .priv_auto_alloc_size = sizeof(struct rockchip_gpio_priv),
  124. .probe = rockchip_gpio_probe,
  125. };