system.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427
  1. #ifndef __ASM_ARM_SYSTEM_H
  2. #define __ASM_ARM_SYSTEM_H
  3. #include <common.h>
  4. #include <linux/compiler.h>
  5. #include <asm/barriers.h>
  6. #ifdef CONFIG_ARM64
  7. /*
  8. * SCTLR_EL1/SCTLR_EL2/SCTLR_EL3 bits definitions
  9. */
  10. #define CR_M (1 << 0) /* MMU enable */
  11. #define CR_A (1 << 1) /* Alignment abort enable */
  12. #define CR_C (1 << 2) /* Dcache enable */
  13. #define CR_SA (1 << 3) /* Stack Alignment Check Enable */
  14. #define CR_I (1 << 12) /* Icache enable */
  15. #define CR_WXN (1 << 19) /* Write Permision Imply XN */
  16. #define CR_EE (1 << 25) /* Exception (Big) Endian */
  17. #ifndef __ASSEMBLY__
  18. u64 get_page_table_size(void);
  19. #define PGTABLE_SIZE get_page_table_size()
  20. /* 2MB granularity */
  21. #define MMU_SECTION_SHIFT 21
  22. #define MMU_SECTION_SIZE (1 << MMU_SECTION_SHIFT)
  23. /* These constants need to be synced to the MT_ types in asm/armv8/mmu.h */
  24. enum dcache_option {
  25. DCACHE_OFF = 0 << 2,
  26. DCACHE_WRITETHROUGH = 3 << 2,
  27. DCACHE_WRITEBACK = 4 << 2,
  28. DCACHE_WRITEALLOC = 4 << 2,
  29. };
  30. #define wfi() \
  31. ({asm volatile( \
  32. "wfi" : : : "memory"); \
  33. })
  34. static inline unsigned int current_el(void)
  35. {
  36. unsigned int el;
  37. asm volatile("mrs %0, CurrentEL" : "=r" (el) : : "cc");
  38. return el >> 2;
  39. }
  40. static inline unsigned int get_sctlr(void)
  41. {
  42. unsigned int el, val;
  43. el = current_el();
  44. if (el == 1)
  45. asm volatile("mrs %0, sctlr_el1" : "=r" (val) : : "cc");
  46. else if (el == 2)
  47. asm volatile("mrs %0, sctlr_el2" : "=r" (val) : : "cc");
  48. else
  49. asm volatile("mrs %0, sctlr_el3" : "=r" (val) : : "cc");
  50. return val;
  51. }
  52. static inline void set_sctlr(unsigned int val)
  53. {
  54. unsigned int el;
  55. el = current_el();
  56. if (el == 1)
  57. asm volatile("msr sctlr_el1, %0" : : "r" (val) : "cc");
  58. else if (el == 2)
  59. asm volatile("msr sctlr_el2, %0" : : "r" (val) : "cc");
  60. else
  61. asm volatile("msr sctlr_el3, %0" : : "r" (val) : "cc");
  62. asm volatile("isb");
  63. }
  64. static inline unsigned long read_mpidr(void)
  65. {
  66. unsigned long val;
  67. asm volatile("mrs %0, mpidr_el1" : "=r" (val));
  68. return val;
  69. }
  70. #define BSP_COREID 0
  71. void __asm_flush_dcache_all(void);
  72. void __asm_invalidate_dcache_all(void);
  73. void __asm_flush_dcache_range(u64 start, u64 end);
  74. void __asm_invalidate_tlb_all(void);
  75. void __asm_invalidate_icache_all(void);
  76. int __asm_flush_l3_cache(void);
  77. void __asm_switch_ttbr(u64 new_ttbr);
  78. void armv8_switch_to_el2(void);
  79. void armv8_switch_to_el1(void);
  80. void gic_init(void);
  81. void gic_send_sgi(unsigned long sgino);
  82. void wait_for_wakeup(void);
  83. void protect_secure_region(void);
  84. void smp_kick_all_cpus(void);
  85. void flush_l3_cache(void);
  86. /*
  87. *Issue a secure monitor call in accordance with ARM "SMC Calling convention",
  88. * DEN0028A
  89. *
  90. * @args: input and output arguments
  91. *
  92. */
  93. void smc_call(struct pt_regs *args);
  94. void __noreturn psci_system_reset(void);
  95. void __noreturn psci_system_off(void);
  96. #endif /* __ASSEMBLY__ */
  97. #else /* CONFIG_ARM64 */
  98. #ifdef __KERNEL__
  99. #define CPU_ARCH_UNKNOWN 0
  100. #define CPU_ARCH_ARMv3 1
  101. #define CPU_ARCH_ARMv4 2
  102. #define CPU_ARCH_ARMv4T 3
  103. #define CPU_ARCH_ARMv5 4
  104. #define CPU_ARCH_ARMv5T 5
  105. #define CPU_ARCH_ARMv5TE 6
  106. #define CPU_ARCH_ARMv5TEJ 7
  107. #define CPU_ARCH_ARMv6 8
  108. #define CPU_ARCH_ARMv7 9
  109. /*
  110. * CR1 bits (CP#15 CR1)
  111. */
  112. #define CR_M (1 << 0) /* MMU enable */
  113. #define CR_A (1 << 1) /* Alignment abort enable */
  114. #define CR_C (1 << 2) /* Dcache enable */
  115. #define CR_W (1 << 3) /* Write buffer enable */
  116. #define CR_P (1 << 4) /* 32-bit exception handler */
  117. #define CR_D (1 << 5) /* 32-bit data address range */
  118. #define CR_L (1 << 6) /* Implementation defined */
  119. #define CR_B (1 << 7) /* Big endian */
  120. #define CR_S (1 << 8) /* System MMU protection */
  121. #define CR_R (1 << 9) /* ROM MMU protection */
  122. #define CR_F (1 << 10) /* Implementation defined */
  123. #define CR_Z (1 << 11) /* Implementation defined */
  124. #define CR_I (1 << 12) /* Icache enable */
  125. #define CR_V (1 << 13) /* Vectors relocated to 0xffff0000 */
  126. #define CR_RR (1 << 14) /* Round Robin cache replacement */
  127. #define CR_L4 (1 << 15) /* LDR pc can set T bit */
  128. #define CR_DT (1 << 16)
  129. #define CR_IT (1 << 18)
  130. #define CR_ST (1 << 19)
  131. #define CR_FI (1 << 21) /* Fast interrupt (lower latency mode) */
  132. #define CR_U (1 << 22) /* Unaligned access operation */
  133. #define CR_XP (1 << 23) /* Extended page tables */
  134. #define CR_VE (1 << 24) /* Vectored interrupts */
  135. #define CR_EE (1 << 25) /* Exception (Big) Endian */
  136. #define CR_TRE (1 << 28) /* TEX remap enable */
  137. #define CR_AFE (1 << 29) /* Access flag enable */
  138. #define CR_TE (1 << 30) /* Thumb exception enable */
  139. #if defined(CONFIG_ARMV7_LPAE) && !defined(PGTABLE_SIZE)
  140. #define PGTABLE_SIZE (4096 * 5)
  141. #elif !defined(PGTABLE_SIZE)
  142. #define PGTABLE_SIZE (4096 * 4)
  143. #endif
  144. /*
  145. * This is used to ensure the compiler did actually allocate the register we
  146. * asked it for some inline assembly sequences. Apparently we can't trust
  147. * the compiler from one version to another so a bit of paranoia won't hurt.
  148. * This string is meant to be concatenated with the inline asm string and
  149. * will cause compilation to stop on mismatch.
  150. * (for details, see gcc PR 15089)
  151. */
  152. #define __asmeq(x, y) ".ifnc " x "," y " ; .err ; .endif\n\t"
  153. #ifndef __ASSEMBLY__
  154. /**
  155. * save_boot_params() - Save boot parameters before starting reset sequence
  156. *
  157. * If you provide this function it will be called immediately U-Boot starts,
  158. * both for SPL and U-Boot proper.
  159. *
  160. * All registers are unchanged from U-Boot entry. No registers need be
  161. * preserved.
  162. *
  163. * This is not a normal C function. There is no stack. Return by branching to
  164. * save_boot_params_ret.
  165. *
  166. * void save_boot_params(u32 r0, u32 r1, u32 r2, u32 r3);
  167. */
  168. /**
  169. * save_boot_params_ret() - Return from save_boot_params()
  170. *
  171. * If you provide save_boot_params(), then you should jump back to this
  172. * function when done. Try to preserve all registers.
  173. *
  174. * If your implementation of save_boot_params() is in C then it is acceptable
  175. * to simply call save_boot_params_ret() at the end of your function. Since
  176. * there is no link register set up, you cannot just exit the function. U-Boot
  177. * will return to the (initialised) value of lr, and likely crash/hang.
  178. *
  179. * If your implementation of save_boot_params() is in assembler then you
  180. * should use 'b' or 'bx' to return to save_boot_params_ret.
  181. */
  182. void save_boot_params_ret(void);
  183. #ifdef CONFIG_ARMV7_LPAE
  184. void switch_to_hypervisor_ret(void);
  185. #endif
  186. #define nop() __asm__ __volatile__("mov\tr0,r0\t@ nop\n\t");
  187. #ifdef __ARM_ARCH_7A__
  188. #define wfi() __asm__ __volatile__ ("wfi" : : : "memory")
  189. #else
  190. #define wfi()
  191. #endif
  192. static inline unsigned long get_cpsr(void)
  193. {
  194. unsigned long cpsr;
  195. asm volatile("mrs %0, cpsr" : "=r"(cpsr): );
  196. return cpsr;
  197. }
  198. static inline int is_hyp(void)
  199. {
  200. #ifdef CONFIG_ARMV7_LPAE
  201. /* HYP mode requires LPAE ... */
  202. return ((get_cpsr() & 0x1f) == 0x1a);
  203. #else
  204. /* ... so without LPAE support we can optimize all hyp code away */
  205. return 0;
  206. #endif
  207. }
  208. static inline unsigned int get_cr(void)
  209. {
  210. unsigned int val;
  211. if (is_hyp())
  212. asm volatile("mrc p15, 4, %0, c1, c0, 0 @ get CR" : "=r" (val)
  213. :
  214. : "cc");
  215. else
  216. asm volatile("mrc p15, 0, %0, c1, c0, 0 @ get CR" : "=r" (val)
  217. :
  218. : "cc");
  219. return val;
  220. }
  221. static inline void set_cr(unsigned int val)
  222. {
  223. if (is_hyp())
  224. asm volatile("mcr p15, 4, %0, c1, c0, 0 @ set CR" :
  225. : "r" (val)
  226. : "cc");
  227. else
  228. asm volatile("mcr p15, 0, %0, c1, c0, 0 @ set CR" :
  229. : "r" (val)
  230. : "cc");
  231. isb();
  232. }
  233. static inline unsigned int get_dacr(void)
  234. {
  235. unsigned int val;
  236. asm("mrc p15, 0, %0, c3, c0, 0 @ get DACR" : "=r" (val) : : "cc");
  237. return val;
  238. }
  239. static inline void set_dacr(unsigned int val)
  240. {
  241. asm volatile("mcr p15, 0, %0, c3, c0, 0 @ set DACR"
  242. : : "r" (val) : "cc");
  243. isb();
  244. }
  245. #ifdef CONFIG_ARMV7_LPAE
  246. /* Long-Descriptor Translation Table Level 1/2 Bits */
  247. #define TTB_SECT_XN_MASK (1ULL << 54)
  248. #define TTB_SECT_NG_MASK (1 << 11)
  249. #define TTB_SECT_AF (1 << 10)
  250. #define TTB_SECT_SH_MASK (3 << 8)
  251. #define TTB_SECT_NS_MASK (1 << 5)
  252. #define TTB_SECT_AP (1 << 6)
  253. /* Note: TTB AP bits are set elsewhere */
  254. #define TTB_SECT_MAIR(x) ((x & 0x7) << 2) /* Index into MAIR */
  255. #define TTB_SECT (1 << 0)
  256. #define TTB_PAGETABLE (3 << 0)
  257. /* TTBCR flags */
  258. #define TTBCR_EAE (1 << 31)
  259. #define TTBCR_T0SZ(x) ((x) << 0)
  260. #define TTBCR_T1SZ(x) ((x) << 16)
  261. #define TTBCR_USING_TTBR0 (TTBCR_T0SZ(0) | TTBCR_T1SZ(0))
  262. #define TTBCR_IRGN0_NC (0 << 8)
  263. #define TTBCR_IRGN0_WBWA (1 << 8)
  264. #define TTBCR_IRGN0_WT (2 << 8)
  265. #define TTBCR_IRGN0_WBNWA (3 << 8)
  266. #define TTBCR_IRGN0_MASK (3 << 8)
  267. #define TTBCR_ORGN0_NC (0 << 10)
  268. #define TTBCR_ORGN0_WBWA (1 << 10)
  269. #define TTBCR_ORGN0_WT (2 << 10)
  270. #define TTBCR_ORGN0_WBNWA (3 << 10)
  271. #define TTBCR_ORGN0_MASK (3 << 10)
  272. #define TTBCR_SHARED_NON (0 << 12)
  273. #define TTBCR_SHARED_OUTER (2 << 12)
  274. #define TTBCR_SHARED_INNER (3 << 12)
  275. #define TTBCR_EPD0 (0 << 7)
  276. /*
  277. * Memory types
  278. */
  279. #define MEMORY_ATTRIBUTES ((0x00 << (0 * 8)) | (0x88 << (1 * 8)) | \
  280. (0xcc << (2 * 8)) | (0xff << (3 * 8)))
  281. /* options available for data cache on each page */
  282. enum dcache_option {
  283. DCACHE_OFF = TTB_SECT | TTB_SECT_MAIR(0),
  284. DCACHE_WRITETHROUGH = TTB_SECT | TTB_SECT_MAIR(1),
  285. DCACHE_WRITEBACK = TTB_SECT | TTB_SECT_MAIR(2),
  286. DCACHE_WRITEALLOC = TTB_SECT | TTB_SECT_MAIR(3),
  287. };
  288. #elif defined(CONFIG_CPU_V7)
  289. /* Short-Descriptor Translation Table Level 1 Bits */
  290. #define TTB_SECT_NS_MASK (1 << 19)
  291. #define TTB_SECT_NG_MASK (1 << 17)
  292. #define TTB_SECT_S_MASK (1 << 16)
  293. /* Note: TTB AP bits are set elsewhere */
  294. #define TTB_SECT_AP (3 << 10)
  295. #define TTB_SECT_TEX(x) ((x & 0x7) << 12)
  296. #define TTB_SECT_DOMAIN(x) ((x & 0xf) << 5)
  297. #define TTB_SECT_XN_MASK (1 << 4)
  298. #define TTB_SECT_C_MASK (1 << 3)
  299. #define TTB_SECT_B_MASK (1 << 2)
  300. #define TTB_SECT (2 << 0)
  301. /* options available for data cache on each page */
  302. enum dcache_option {
  303. DCACHE_OFF = TTB_SECT_DOMAIN(0) | TTB_SECT_XN_MASK | TTB_SECT,
  304. DCACHE_WRITETHROUGH = DCACHE_OFF | TTB_SECT_C_MASK,
  305. DCACHE_WRITEBACK = DCACHE_WRITETHROUGH | TTB_SECT_B_MASK,
  306. DCACHE_WRITEALLOC = DCACHE_WRITEBACK | TTB_SECT_TEX(1),
  307. };
  308. #else
  309. #define TTB_SECT_AP (3 << 10)
  310. /* options available for data cache on each page */
  311. enum dcache_option {
  312. DCACHE_OFF = 0x12,
  313. DCACHE_WRITETHROUGH = 0x1a,
  314. DCACHE_WRITEBACK = 0x1e,
  315. DCACHE_WRITEALLOC = 0x16,
  316. };
  317. #endif
  318. /* Size of an MMU section */
  319. enum {
  320. #ifdef CONFIG_ARMV7_LPAE
  321. MMU_SECTION_SHIFT = 21, /* 2MB */
  322. #else
  323. MMU_SECTION_SHIFT = 20, /* 1MB */
  324. #endif
  325. MMU_SECTION_SIZE = 1 << MMU_SECTION_SHIFT,
  326. };
  327. #ifdef CONFIG_CPU_V7
  328. /* TTBR0 bits */
  329. #define TTBR0_BASE_ADDR_MASK 0xFFFFC000
  330. #define TTBR0_RGN_NC (0 << 3)
  331. #define TTBR0_RGN_WBWA (1 << 3)
  332. #define TTBR0_RGN_WT (2 << 3)
  333. #define TTBR0_RGN_WB (3 << 3)
  334. /* TTBR0[6] is IRGN[0] and TTBR[0] is IRGN[1] */
  335. #define TTBR0_IRGN_NC (0 << 0 | 0 << 6)
  336. #define TTBR0_IRGN_WBWA (0 << 0 | 1 << 6)
  337. #define TTBR0_IRGN_WT (1 << 0 | 0 << 6)
  338. #define TTBR0_IRGN_WB (1 << 0 | 1 << 6)
  339. #endif
  340. /**
  341. * Register an update to the page tables, and flush the TLB
  342. *
  343. * \param start start address of update in page table
  344. * \param stop stop address of update in page table
  345. */
  346. void mmu_page_table_flush(unsigned long start, unsigned long stop);
  347. #endif /* __ASSEMBLY__ */
  348. #define arch_align_stack(x) (x)
  349. #endif /* __KERNEL__ */
  350. #endif /* CONFIG_ARM64 */
  351. #ifndef __ASSEMBLY__
  352. /**
  353. * Change the cache settings for a region.
  354. *
  355. * \param start start address of memory region to change
  356. * \param size size of memory region to change
  357. * \param option dcache option to select
  358. */
  359. void mmu_set_region_dcache_behaviour(phys_addr_t start, size_t size,
  360. enum dcache_option option);
  361. #ifdef CONFIG_SYS_NONCACHED_MEMORY
  362. void noncached_init(void);
  363. phys_addr_t noncached_alloc(size_t size, size_t align);
  364. #endif /* CONFIG_SYS_NONCACHED_MEMORY */
  365. #endif /* __ASSEMBLY__ */
  366. #endif