interrupts.c 5.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269
  1. /*
  2. * (C) Copyright 2002
  3. * Lineo, Inc. <www.lineo.com>
  4. * Bernhard Kuhn <bkuhn@lineo.com>
  5. *
  6. * (C) Copyright 2002
  7. * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
  8. * Marius Groeger <mgroeger@sysgo.de>
  9. *
  10. * (C) Copyright 2002
  11. * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
  12. * Alex Zuepke <azu@sysgo.de>
  13. *
  14. * See file CREDITS for list of people who contributed to this
  15. * project.
  16. *
  17. * This program is free software; you can redistribute it and/or
  18. * modify it under the terms of the GNU General Public License as
  19. * published by the Free Software Foundation; either version 2 of
  20. * the License, or (at your option) any later version.
  21. *
  22. * This program is distributed in the hope that it will be useful,
  23. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  24. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  25. * GNU General Public License for more details.
  26. *
  27. * You should have received a copy of the GNU General Public License
  28. * along with this program; if not, write to the Free Software
  29. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  30. * MA 02111-1307 USA
  31. */
  32. #include <common.h>
  33. #include <asm/io.h>
  34. #include <asm/arch/hardware.h>
  35. #include <asm/proc/ptrace.h>
  36. /* the number of clocks per CFG_HZ */
  37. #define TIMER_LOAD_VAL (CFG_HZ_CLOCK/CFG_HZ)
  38. /* macro to read the 16 bit timer */
  39. #define READ_TIMER (tmr->TC_CV & 0x0000ffff)
  40. AT91PS_TC tmr;
  41. #ifdef CONFIG_USE_IRQ
  42. #error There is no IRQ support for AT91RM9200 in U-Boot yet.
  43. #else
  44. void enable_interrupts (void)
  45. {
  46. return;
  47. }
  48. int disable_interrupts (void)
  49. {
  50. return 0;
  51. }
  52. #endif
  53. void bad_mode (void)
  54. {
  55. panic ("Resetting CPU ...\n");
  56. reset_cpu (0);
  57. }
  58. void show_regs (struct pt_regs *regs)
  59. {
  60. unsigned long flags;
  61. const char *processor_modes[] = {
  62. "USER_26", "FIQ_26", "IRQ_26", "SVC_26",
  63. "UK4_26", "UK5_26", "UK6_26", "UK7_26",
  64. "UK8_26", "UK9_26", "UK10_26", "UK11_26",
  65. "UK12_26", "UK13_26", "UK14_26", "UK15_26",
  66. "USER_32", "FIQ_32", "IRQ_32", "SVC_32",
  67. "UK4_32", "UK5_32", "UK6_32", "ABT_32",
  68. "UK8_32", "UK9_32", "UK10_32", "UND_32",
  69. "UK12_32", "UK13_32", "UK14_32", "SYS_32",
  70. };
  71. flags = condition_codes (regs);
  72. printf ("pc : [<%08lx>] lr : [<%08lx>]\n"
  73. "sp : %08lx ip : %08lx fp : %08lx\n",
  74. instruction_pointer (regs),
  75. regs->ARM_lr, regs->ARM_sp, regs->ARM_ip, regs->ARM_fp);
  76. printf ("r10: %08lx r9 : %08lx r8 : %08lx\n",
  77. regs->ARM_r10, regs->ARM_r9, regs->ARM_r8);
  78. printf ("r7 : %08lx r6 : %08lx r5 : %08lx r4 : %08lx\n",
  79. regs->ARM_r7, regs->ARM_r6, regs->ARM_r5, regs->ARM_r4);
  80. printf ("r3 : %08lx r2 : %08lx r1 : %08lx r0 : %08lx\n",
  81. regs->ARM_r3, regs->ARM_r2, regs->ARM_r1, regs->ARM_r0);
  82. printf ("Flags: %c%c%c%c",
  83. flags & CC_N_BIT ? 'N' : 'n',
  84. flags & CC_Z_BIT ? 'Z' : 'z',
  85. flags & CC_C_BIT ? 'C' : 'c',
  86. flags & CC_V_BIT ? 'V' : 'v');
  87. printf (" IRQs %s FIQs %s Mode %s%s\n",
  88. interrupts_enabled (regs) ? "on" : "off",
  89. fast_interrupts_enabled (regs) ? "on" : "off",
  90. processor_modes[processor_mode (regs)],
  91. thumb_mode (regs) ? " (T)" : "");
  92. }
  93. void do_undefined_instruction (struct pt_regs *pt_regs)
  94. {
  95. printf ("undefined instruction\n");
  96. show_regs (pt_regs);
  97. bad_mode ();
  98. }
  99. void do_software_interrupt (struct pt_regs *pt_regs)
  100. {
  101. printf ("software interrupt\n");
  102. show_regs (pt_regs);
  103. bad_mode ();
  104. }
  105. void do_prefetch_abort (struct pt_regs *pt_regs)
  106. {
  107. printf ("prefetch abort\n");
  108. show_regs (pt_regs);
  109. bad_mode ();
  110. }
  111. void do_data_abort (struct pt_regs *pt_regs)
  112. {
  113. printf ("data abort\n");
  114. show_regs (pt_regs);
  115. bad_mode ();
  116. }
  117. void do_not_used (struct pt_regs *pt_regs)
  118. {
  119. printf ("not used\n");
  120. show_regs (pt_regs);
  121. bad_mode ();
  122. }
  123. void do_fiq (struct pt_regs *pt_regs)
  124. {
  125. printf ("fast interrupt request\n");
  126. show_regs (pt_regs);
  127. bad_mode ();
  128. }
  129. void do_irq (struct pt_regs *pt_regs)
  130. {
  131. printf ("interrupt request\n");
  132. show_regs (pt_regs);
  133. bad_mode ();
  134. }
  135. static ulong timestamp;
  136. static ulong lastinc;
  137. int interrupt_init (void)
  138. {
  139. tmr = AT91C_BASE_TC0;
  140. /* enables TC1.0 clock */
  141. *AT91C_PMC_PCER = 1 << AT91C_ID_TC0; /* enable clock */
  142. *AT91C_TCB0_BCR = 0;
  143. *AT91C_TCB0_BMR = AT91C_TCB_TC0XC0S_NONE | AT91C_TCB_TC1XC1S_NONE | AT91C_TCB_TC2XC2S_NONE;
  144. tmr->TC_CCR = AT91C_TC_CLKDIS;
  145. #define AT91C_TC_CMR_CPCTRG (1 << 14)
  146. /* set to MCLK/2 and restart the timer when the vlaue in TC_RC is reached */
  147. tmr->TC_CMR = AT91C_TC_TIMER_DIV1_CLOCK | AT91C_TC_CMR_CPCTRG;
  148. tmr->TC_IDR = ~0ul;
  149. tmr->TC_RC = TIMER_LOAD_VAL;
  150. lastinc = 0;
  151. tmr->TC_CCR = AT91C_TC_SWTRG | AT91C_TC_CLKEN;
  152. timestamp = 0;
  153. return (0);
  154. }
  155. /*
  156. * timer without interrupts
  157. */
  158. void reset_timer (void)
  159. {
  160. reset_timer_masked ();
  161. }
  162. ulong get_timer (ulong base)
  163. {
  164. return get_timer_masked () - base;
  165. }
  166. void set_timer (ulong t)
  167. {
  168. timestamp = t;
  169. }
  170. void udelay (unsigned long usec)
  171. {
  172. udelay_masked(usec);
  173. }
  174. void reset_timer_masked (void)
  175. {
  176. /* reset time */
  177. lastinc = READ_TIMER;
  178. timestamp = 0;
  179. }
  180. ulong get_timer_raw (void)
  181. {
  182. ulong now = READ_TIMER;
  183. if (now >= lastinc) {
  184. /* normal mode */
  185. timestamp += now - lastinc;
  186. } else {
  187. /* we have an overflow ... */
  188. timestamp += now + TIMER_LOAD_VAL - lastinc;
  189. }
  190. lastinc = now;
  191. return timestamp;
  192. }
  193. ulong get_timer_masked (void)
  194. {
  195. return get_timer_raw()/TIMER_LOAD_VAL;
  196. }
  197. void udelay_masked (unsigned long usec)
  198. {
  199. ulong tmo;
  200. #if 0 /* doesn't work for usec < 1000 */
  201. tmo = usec / 1000;
  202. tmo *= CFG_HZ_CLOCK;
  203. #else
  204. tmo = CFG_HZ_CLOCK / 1000;
  205. tmo *= usec;
  206. #endif
  207. tmo /= 1000;
  208. reset_timer_masked ();
  209. while (get_timer_raw () < tmo)
  210. /*NOP*/;
  211. }
  212. /*
  213. * This function is derived from PowerPC code (read timebase as long long).
  214. * On ARM it just returns the timer value.
  215. */
  216. unsigned long long get_ticks(void)
  217. {
  218. return get_timer(0);
  219. }
  220. /*
  221. * This function is derived from PowerPC code (timebase clock frequency).
  222. * On ARM it returns the number of timer ticks per second.
  223. */
  224. ulong get_tbclk (void)
  225. {
  226. ulong tbclk;
  227. tbclk = CFG_HZ;
  228. return tbclk;
  229. }