cpu.c 5.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250
  1. /*
  2. * (C) Copyright 2002
  3. * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
  4. * Marius Groeger <mgroeger@sysgo.de>
  5. *
  6. * (C) Copyright 2002
  7. * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
  8. * Alex Zuepke <azu@sysgo.de>
  9. *
  10. * See file CREDITS for list of people who contributed to this
  11. * project.
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License as
  15. * published by the Free Software Foundation; either version 2 of
  16. * the License, or (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  26. * MA 02111-1307 USA
  27. */
  28. /*
  29. * CPU specific code
  30. */
  31. #include <common.h>
  32. #include <command.h>
  33. #include <clps7111.h>
  34. #include <asm/hardware.h>
  35. int cpu_init (void)
  36. {
  37. /*
  38. * setup up stacks if necessary
  39. */
  40. #ifdef CONFIG_USE_IRQ
  41. IRQ_STACK_START = _armboot_start - CFG_MALLOC_LEN - CFG_GBL_DATA_SIZE - 4;
  42. FIQ_STACK_START = IRQ_STACK_START - CONFIG_STACKSIZE_IRQ;
  43. #endif
  44. return 0;
  45. }
  46. int cleanup_before_linux (void)
  47. {
  48. /*
  49. * this function is called just before we call linux
  50. * it prepares the processor for linux
  51. *
  52. * we turn off caches etc ...
  53. * and we set the CPU-speed to 73 MHz - see start.S for details
  54. */
  55. #if defined(CONFIG_IMPA7) || defined(CONFIG_EP7312)
  56. unsigned long i;
  57. disable_interrupts ();
  58. /* turn off I-cache */
  59. asm ("mrc p15, 0, %0, c1, c0, 0":"=r" (i));
  60. i &= ~0x1000;
  61. asm ("mcr p15, 0, %0, c1, c0, 0": :"r" (i));
  62. /* flush I-cache */
  63. asm ("mcr p15, 0, %0, c7, c5, 0": :"r" (i));
  64. #ifdef CONFIG_ARM7_REVD
  65. /* go to high speed */
  66. IO_SYSCON3 = (IO_SYSCON3 & ~CLKCTL) | CLKCTL_73;
  67. #endif
  68. #elif defined(CONFIG_NETARM) || defined(CONFIG_S3C4510B)
  69. disable_interrupts ();
  70. /* Nothing more needed */
  71. #else
  72. #error No cleanup_before_linux() defined for this CPU type
  73. #endif
  74. return 0;
  75. }
  76. int do_reset (cmd_tbl_t *cmdtp, int flag, int argc, char *argv[])
  77. {
  78. disable_interrupts ();
  79. reset_cpu (0);
  80. /*NOTREACHED*/
  81. return (0);
  82. }
  83. /*
  84. * Instruction and Data cache enable and disable functions
  85. *
  86. */
  87. #if defined(CONFIG_IMPA7) || defined(CONFIG_EP7312) || defined(CONFIG_NETARM)
  88. /* read co-processor 15, register #1 (control register) */
  89. static unsigned long read_p15_c1(void)
  90. {
  91. unsigned long value;
  92. __asm__ __volatile__(
  93. "mrc p15, 0, %0, c1, c0, 0 @ read control reg\n"
  94. : "=r" (value)
  95. :
  96. : "memory");
  97. /* printf("p15/c1 is = %08lx\n", value); */
  98. return value;
  99. }
  100. /* write to co-processor 15, register #1 (control register) */
  101. static void write_p15_c1(unsigned long value)
  102. {
  103. /* printf("write %08lx to p15/c1\n", value); */
  104. __asm__ __volatile__(
  105. "mcr p15, 0, %0, c1, c0, 0 @ write it back\n"
  106. :
  107. : "r" (value)
  108. : "memory");
  109. read_p15_c1();
  110. }
  111. static void cp_delay (void)
  112. {
  113. volatile int i;
  114. /* copro seems to need some delay between reading and writing */
  115. for (i = 0; i < 100; i++);
  116. }
  117. /* See also ARM Ref. Man. */
  118. #define C1_MMU (1<<0) /* mmu off/on */
  119. #define C1_ALIGN (1<<1) /* alignment faults off/on */
  120. #define C1_IDC (1<<2) /* icache and/or dcache off/on */
  121. #define C1_WRITE_BUFFER (1<<3) /* write buffer off/on */
  122. #define C1_BIG_ENDIAN (1<<7) /* big endian off/on */
  123. #define C1_SYS_PROT (1<<8) /* system protection */
  124. #define C1_ROM_PROT (1<<9) /* ROM protection */
  125. #define C1_HIGH_VECTORS (1<<13) /* location of vectors: low/high addresses */
  126. void icache_enable (void)
  127. {
  128. ulong reg;
  129. reg = read_p15_c1 ();
  130. cp_delay ();
  131. write_p15_c1 (reg | C1_IDC);
  132. }
  133. void icache_disable (void)
  134. {
  135. ulong reg;
  136. reg = read_p15_c1 ();
  137. cp_delay ();
  138. write_p15_c1 (reg & ~C1_IDC);
  139. }
  140. int icache_status (void)
  141. {
  142. return (read_p15_c1 () & C1_IDC) != 0;
  143. }
  144. void dcache_enable (void)
  145. {
  146. ulong reg;
  147. reg = read_p15_c1 ();
  148. cp_delay ();
  149. write_p15_c1 (reg | C1_IDC);
  150. }
  151. void dcache_disable (void)
  152. {
  153. ulong reg;
  154. reg = read_p15_c1 ();
  155. cp_delay ();
  156. write_p15_c1 (reg & ~C1_IDC);
  157. }
  158. int dcache_status (void)
  159. {
  160. return (read_p15_c1 () & C1_IDC) != 0;
  161. }
  162. #elif defined(CONFIG_S3C4510B)
  163. void icache_enable (void)
  164. {
  165. s32 i;
  166. /* disable all cache bits */
  167. CLR_REG( REG_SYSCFG, 0x3F);
  168. /* 8KB cache, write enable */
  169. SET_REG( REG_SYSCFG, CACHE_WRITE_BUFF | CACHE_MODE_01);
  170. /* clear TAG RAM bits */
  171. for ( i = 0; i < 256; i++)
  172. PUT_REG( CACHE_TAG_RAM + 4*i, 0x00000000);
  173. /* clear SET0 RAM */
  174. for(i=0; i < 1024; i++)
  175. PUT_REG( CACHE_SET0_RAM + 4*i, 0x00000000);
  176. /* clear SET1 RAM */
  177. for(i=0; i < 1024; i++)
  178. PUT_REG( CACHE_SET1_RAM + 4*i, 0x00000000);
  179. /* enable cache */
  180. SET_REG( REG_SYSCFG, CACHE_ENABLE);
  181. }
  182. void icache_disable (void)
  183. {
  184. /* disable all cache bits */
  185. CLR_REG( REG_SYSCFG, 0x3F);
  186. }
  187. int icache_status (void)
  188. {
  189. return GET_REG( REG_SYSCFG) & CACHE_ENABLE;
  190. }
  191. void dcache_enable (void)
  192. {
  193. /* we don't have seperate instruction/data caches */
  194. icache_enable();
  195. }
  196. void dcache_disable (void)
  197. {
  198. /* we don't have seperate instruction/data caches */
  199. icache_disable();
  200. }
  201. int dcache_status (void)
  202. {
  203. /* we don't have seperate instruction/data caches */
  204. return icache_status();
  205. }
  206. #else
  207. #error No icache/dcache enable/disable functions defined for this CPU type
  208. #endif