cpu.c 3.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180
  1. /*
  2. * (C) Copyright 2007
  3. * Sascha Hauer, Pengutronix
  4. *
  5. * (C) Copyright 2009 Freescale Semiconductor, Inc.
  6. *
  7. * SPDX-License-Identifier: GPL-2.0+
  8. */
  9. #include <common.h>
  10. #include <asm/errno.h>
  11. #include <asm/io.h>
  12. #include <asm/arch/imx-regs.h>
  13. #include <asm/arch/clock.h>
  14. #include <asm/arch/sys_proto.h>
  15. #include <asm/arch/crm_regs.h>
  16. #include <ipu_pixfmt.h>
  17. #ifdef CONFIG_FSL_ESDHC
  18. #include <fsl_esdhc.h>
  19. #endif
  20. char *get_reset_cause(void)
  21. {
  22. u32 cause;
  23. struct src *src_regs = (struct src *)SRC_BASE_ADDR;
  24. cause = readl(&src_regs->srsr);
  25. writel(cause, &src_regs->srsr);
  26. switch (cause) {
  27. case 0x00001:
  28. case 0x00011:
  29. return "POR";
  30. case 0x00004:
  31. return "CSU";
  32. case 0x00008:
  33. return "IPP USER";
  34. case 0x00010:
  35. return "WDOG";
  36. case 0x00020:
  37. return "JTAG HIGH-Z";
  38. case 0x00040:
  39. return "JTAG SW";
  40. case 0x10000:
  41. return "WARM BOOT";
  42. default:
  43. return "unknown reset";
  44. }
  45. }
  46. #if defined(CONFIG_MX53) || defined(CONFIG_MX6)
  47. #if defined(CONFIG_MX53)
  48. #define MEMCTL_BASE ESDCTL_BASE_ADDR
  49. #else
  50. #define MEMCTL_BASE MMDC_P0_BASE_ADDR
  51. #endif
  52. static const unsigned char col_lookup[] = {9, 10, 11, 8, 12, 9, 9, 9};
  53. static const unsigned char bank_lookup[] = {3, 2};
  54. struct esd_mmdc_regs {
  55. uint32_t ctl;
  56. uint32_t pdc;
  57. uint32_t otc;
  58. uint32_t cfg0;
  59. uint32_t cfg1;
  60. uint32_t cfg2;
  61. uint32_t misc;
  62. uint32_t scr;
  63. uint32_t ref;
  64. uint32_t rsvd1;
  65. uint32_t rsvd2;
  66. uint32_t rwd;
  67. uint32_t or;
  68. uint32_t mrr;
  69. uint32_t cfg3lp;
  70. uint32_t mr4;
  71. };
  72. #define ESD_MMDC_CTL_GET_ROW(mdctl) ((ctl >> 24) & 7)
  73. #define ESD_MMDC_CTL_GET_COLUMN(mdctl) ((ctl >> 20) & 7)
  74. #define ESD_MMDC_CTL_GET_WIDTH(mdctl) ((ctl >> 16) & 3)
  75. #define ESD_MMDC_CTL_GET_CS1(mdctl) ((ctl >> 30) & 1)
  76. #define ESD_MMDC_MISC_GET_BANK(mdmisc) ((misc >> 5) & 1)
  77. unsigned imx_ddr_size(void)
  78. {
  79. struct esd_mmdc_regs *mem = (struct esd_mmdc_regs *)MEMCTL_BASE;
  80. unsigned ctl = readl(&mem->ctl);
  81. unsigned misc = readl(&mem->misc);
  82. int bits = 11 + 0 + 0 + 1; /* row + col + bank + width */
  83. bits += ESD_MMDC_CTL_GET_ROW(ctl);
  84. bits += col_lookup[ESD_MMDC_CTL_GET_COLUMN(ctl)];
  85. bits += bank_lookup[ESD_MMDC_MISC_GET_BANK(misc)];
  86. bits += ESD_MMDC_CTL_GET_WIDTH(ctl);
  87. bits += ESD_MMDC_CTL_GET_CS1(ctl);
  88. return 1 << bits;
  89. }
  90. #endif
  91. #if defined(CONFIG_DISPLAY_CPUINFO)
  92. const char *get_imx_type(u32 imxtype)
  93. {
  94. switch (imxtype) {
  95. case MXC_CPU_MX6Q:
  96. return "6Q"; /* Quad-core version of the mx6 */
  97. case MXC_CPU_MX6DL:
  98. return "6DL"; /* Dual Lite version of the mx6 */
  99. case MXC_CPU_MX6SOLO:
  100. return "6SOLO"; /* Solo version of the mx6 */
  101. case MXC_CPU_MX6SL:
  102. return "6SL"; /* Solo-Lite version of the mx6 */
  103. case MXC_CPU_MX51:
  104. return "51";
  105. case MXC_CPU_MX53:
  106. return "53";
  107. default:
  108. return "??";
  109. }
  110. }
  111. int print_cpuinfo(void)
  112. {
  113. u32 cpurev;
  114. cpurev = get_cpu_rev();
  115. printf("CPU: Freescale i.MX%s rev%d.%d at %d MHz\n",
  116. get_imx_type((cpurev & 0xFF000) >> 12),
  117. (cpurev & 0x000F0) >> 4,
  118. (cpurev & 0x0000F) >> 0,
  119. mxc_get_clock(MXC_ARM_CLK) / 1000000);
  120. printf("Reset cause: %s\n", get_reset_cause());
  121. return 0;
  122. }
  123. #endif
  124. int cpu_eth_init(bd_t *bis)
  125. {
  126. int rc = -ENODEV;
  127. #if defined(CONFIG_FEC_MXC)
  128. rc = fecmxc_initialize(bis);
  129. #endif
  130. return rc;
  131. }
  132. #ifdef CONFIG_FSL_ESDHC
  133. /*
  134. * Initializes on-chip MMC controllers.
  135. * to override, implement board_mmc_init()
  136. */
  137. int cpu_mmc_init(bd_t *bis)
  138. {
  139. return fsl_esdhc_mmc_init(bis);
  140. }
  141. #endif
  142. u32 get_ahb_clk(void)
  143. {
  144. struct mxc_ccm_reg *imx_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
  145. u32 reg, ahb_podf;
  146. reg = __raw_readl(&imx_ccm->cbcdr);
  147. reg &= MXC_CCM_CBCDR_AHB_PODF_MASK;
  148. ahb_podf = reg >> MXC_CCM_CBCDR_AHB_PODF_OFFSET;
  149. return get_periph_clk() / (ahb_podf + 1);
  150. }
  151. #if defined(CONFIG_VIDEO_IPUV3)
  152. void arch_preboot_os(void)
  153. {
  154. /* disable video before launching O/S */
  155. ipuv3_fb_shutdown();
  156. }
  157. #endif