hardware.h 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616
  1. /*
  2. * Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net>
  3. *
  4. * Based on:
  5. *
  6. * -------------------------------------------------------------------------
  7. *
  8. * linux/include/asm-arm/arch-davinci/hardware.h
  9. *
  10. * Copyright (C) 2006 Texas Instruments.
  11. *
  12. * SPDX-License-Identifier: GPL-2.0+
  13. */
  14. #ifndef __ASM_ARCH_HARDWARE_H
  15. #define __ASM_ARCH_HARDWARE_H
  16. #include <config.h>
  17. #include <linux/sizes.h>
  18. #define REG(addr) (*(volatile unsigned int *)(addr))
  19. #define REG_P(addr) ((volatile unsigned int *)(addr))
  20. typedef volatile unsigned int dv_reg;
  21. typedef volatile unsigned int * dv_reg_p;
  22. /*
  23. * Base register addresses
  24. *
  25. * NOTE: some of these DM6446-specific addresses DO NOT WORK
  26. * on other DaVinci chips. Double check them before you try
  27. * using the addresses ... or PSC module identifiers, etc.
  28. */
  29. #ifndef CONFIG_SOC_DA8XX
  30. #define DAVINCI_DMA_3PCC_BASE (0x01c00000)
  31. #define DAVINCI_DMA_3PTC0_BASE (0x01c10000)
  32. #define DAVINCI_DMA_3PTC1_BASE (0x01c10400)
  33. #define DAVINCI_UART0_BASE (0x01c20000)
  34. #define DAVINCI_UART1_BASE (0x01c20400)
  35. #define DAVINCI_TIMER3_BASE (0x01c20800)
  36. #define DAVINCI_I2C_BASE (0x01c21000)
  37. #define DAVINCI_TIMER0_BASE (0x01c21400)
  38. #define DAVINCI_TIMER1_BASE (0x01c21800)
  39. #define DAVINCI_WDOG_BASE (0x01c21c00)
  40. #define DAVINCI_PWM0_BASE (0x01c22000)
  41. #define DAVINCI_PWM1_BASE (0x01c22400)
  42. #define DAVINCI_PWM2_BASE (0x01c22800)
  43. #define DAVINCI_TIMER4_BASE (0x01c23800)
  44. #define DAVINCI_SYSTEM_MODULE_BASE (0x01c40000)
  45. #define DAVINCI_PLL_CNTRL0_BASE (0x01c40800)
  46. #define DAVINCI_PLL_CNTRL1_BASE (0x01c40c00)
  47. #define DAVINCI_PWR_SLEEP_CNTRL_BASE (0x01c41000)
  48. #define DAVINCI_ARM_INTC_BASE (0x01c48000)
  49. #define DAVINCI_USB_OTG_BASE (0x01c64000)
  50. #define DAVINCI_CFC_ATA_BASE (0x01c66000)
  51. #define DAVINCI_SPI_BASE (0x01c66800)
  52. #define DAVINCI_GPIO_BASE (0x01c67000)
  53. #define DAVINCI_VPSS_REGS_BASE (0x01c70000)
  54. #if !defined(CONFIG_SOC_DM646X)
  55. #define DAVINCI_ASYNC_EMIF_DATA_CE0_BASE (0x02000000)
  56. #define DAVINCI_ASYNC_EMIF_DATA_CE1_BASE (0x04000000)
  57. #define DAVINCI_ASYNC_EMIF_DATA_CE2_BASE (0x06000000)
  58. #define DAVINCI_ASYNC_EMIF_DATA_CE3_BASE (0x08000000)
  59. #endif
  60. #define DAVINCI_DDR_BASE (0x80000000)
  61. #ifdef CONFIG_SOC_DM644X
  62. #define DAVINCI_UART2_BASE 0x01c20800
  63. #define DAVINCI_UHPI_BASE 0x01c67800
  64. #define DAVINCI_EMAC_CNTRL_REGS_BASE 0x01c80000
  65. #define DAVINCI_EMAC_WRAPPER_CNTRL_REGS_BASE 0x01c81000
  66. #define DAVINCI_EMAC_WRAPPER_RAM_BASE 0x01c82000
  67. #define DAVINCI_MDIO_CNTRL_REGS_BASE 0x01c84000
  68. #define DAVINCI_IMCOP_BASE 0x01cc0000
  69. #define DAVINCI_ASYNC_EMIF_CNTRL_BASE 0x01e00000
  70. #define DAVINCI_VLYNQ_BASE 0x01e01000
  71. #define DAVINCI_ASP_BASE 0x01e02000
  72. #define DAVINCI_MMC_SD_BASE 0x01e10000
  73. #define DAVINCI_MS_BASE 0x01e20000
  74. #define DAVINCI_VLYNQ_REMOTE_BASE 0x0c000000
  75. #elif defined(CONFIG_SOC_DM355)
  76. #define DAVINCI_MMC_SD1_BASE 0x01e00000
  77. #define DAVINCI_ASP0_BASE 0x01e02000
  78. #define DAVINCI_ASP1_BASE 0x01e04000
  79. #define DAVINCI_UART2_BASE 0x01e06000
  80. #define DAVINCI_ASYNC_EMIF_CNTRL_BASE 0x01e10000
  81. #define DAVINCI_MMC_SD0_BASE 0x01e11000
  82. #elif defined(CONFIG_SOC_DM365)
  83. #define DAVINCI_MMC_SD1_BASE 0x01d00000
  84. #define DAVINCI_ASYNC_EMIF_CNTRL_BASE 0x01d10000
  85. #define DAVINCI_MMC_SD0_BASE 0x01d11000
  86. #define DAVINCI_DDR_EMIF_CTRL_BASE 0x20000000
  87. #define DAVINCI_SPI0_BASE 0x01c66000
  88. #define DAVINCI_SPI1_BASE 0x01c66800
  89. #elif defined(CONFIG_SOC_DM646X)
  90. #define DAVINCI_ASYNC_EMIF_CNTRL_BASE 0x20008000
  91. #define DAVINCI_ASYNC_EMIF_DATA_CE0_BASE 0x42000000
  92. #define DAVINCI_ASYNC_EMIF_DATA_CE1_BASE 0x44000000
  93. #define DAVINCI_ASYNC_EMIF_DATA_CE2_BASE 0x46000000
  94. #define DAVINCI_ASYNC_EMIF_DATA_CE3_BASE 0x48000000
  95. #endif
  96. #else /* CONFIG_SOC_DA8XX */
  97. #define DAVINCI_UART0_BASE 0x01c42000
  98. #define DAVINCI_UART1_BASE 0x01d0c000
  99. #define DAVINCI_UART2_BASE 0x01d0d000
  100. #define DAVINCI_I2C0_BASE 0x01c22000
  101. #define DAVINCI_I2C1_BASE 0x01e28000
  102. #define DAVINCI_TIMER0_BASE 0x01c20000
  103. #define DAVINCI_TIMER1_BASE 0x01c21000
  104. #define DAVINCI_WDOG_BASE 0x01c21000
  105. #define DAVINCI_RTC_BASE 0x01c23000
  106. #define DAVINCI_PLL_CNTRL0_BASE 0x01c11000
  107. #define DAVINCI_PLL_CNTRL1_BASE 0x01e1a000
  108. #define DAVINCI_PSC0_BASE 0x01c10000
  109. #define DAVINCI_PSC1_BASE 0x01e27000
  110. #define DAVINCI_SPI0_BASE 0x01c41000
  111. #define DAVINCI_USB_OTG_BASE 0x01e00000
  112. #define DAVINCI_SPI1_BASE (cpu_is_da830() ? \
  113. 0x01e12000 : 0x01f0e000)
  114. #define DAVINCI_GPIO_BASE 0x01e26000
  115. #define DAVINCI_EMAC_CNTRL_REGS_BASE 0x01e23000
  116. #define DAVINCI_EMAC_WRAPPER_CNTRL_REGS_BASE 0x01e22000
  117. #define DAVINCI_EMAC_WRAPPER_RAM_BASE 0x01e20000
  118. #define DAVINCI_MDIO_CNTRL_REGS_BASE 0x01e24000
  119. #define DAVINCI_SYSCFG1_BASE 0x01e2c000
  120. #define DAVINCI_MMC_SD0_BASE 0x01c40000
  121. #define DAVINCI_MMC_SD1_BASE 0x01e1b000
  122. #define DAVINCI_TIMER2_BASE 0x01f0c000
  123. #define DAVINCI_TIMER3_BASE 0x01f0d000
  124. #define DAVINCI_ASYNC_EMIF_CNTRL_BASE 0x68000000
  125. #define DAVINCI_ASYNC_EMIF_DATA_CE0_BASE 0x40000000
  126. #define DAVINCI_ASYNC_EMIF_DATA_CE2_BASE 0x60000000
  127. #define DAVINCI_ASYNC_EMIF_DATA_CE3_BASE 0x62000000
  128. #define DAVINCI_ASYNC_EMIF_DATA_CE4_BASE 0x64000000
  129. #define DAVINCI_ASYNC_EMIF_DATA_CE5_BASE 0x66000000
  130. #define DAVINCI_DDR_EMIF_CTRL_BASE 0xb0000000
  131. #define DAVINCI_DDR_EMIF_DATA_BASE 0xc0000000
  132. #define DAVINCI_INTC_BASE 0xfffee000
  133. #define DAVINCI_BOOTCFG_BASE 0x01c14000
  134. #define DAVINCI_LCD_CNTL_BASE 0x01e13000
  135. #define DAVINCI_L3CBARAM_BASE 0x80000000
  136. #define JTAG_ID_REG (DAVINCI_BOOTCFG_BASE + 0x18)
  137. #define CHIP_REV_ID_REG (DAVINCI_BOOTCFG_BASE + 0x24)
  138. #define HOST1CFG (DAVINCI_BOOTCFG_BASE + 0x44)
  139. #define PSC0_MDCTL (DAVINCI_PSC0_BASE + 0xa00)
  140. #define GPIO_BANK0_REG_DIR_ADDR (DAVINCI_GPIO_BASE + 0x10)
  141. #define GPIO_BANK0_REG_OPDATA_ADDR (DAVINCI_GPIO_BASE + 0x14)
  142. #define GPIO_BANK0_REG_SET_ADDR (DAVINCI_GPIO_BASE + 0x18)
  143. #define GPIO_BANK0_REG_CLR_ADDR (DAVINCI_GPIO_BASE + 0x1c)
  144. #define GPIO_BANK2_REG_DIR_ADDR (DAVINCI_GPIO_BASE + 0x38)
  145. #define GPIO_BANK2_REG_OPDATA_ADDR (DAVINCI_GPIO_BASE + 0x3c)
  146. #define GPIO_BANK2_REG_SET_ADDR (DAVINCI_GPIO_BASE + 0x40)
  147. #define GPIO_BANK2_REG_CLR_ADDR (DAVINCI_GPIO_BASE + 0x44)
  148. #define GPIO_BANK6_REG_DIR_ADDR (DAVINCI_GPIO_BASE + 0x88)
  149. #define GPIO_BANK6_REG_OPDATA_ADDR (DAVINCI_GPIO_BASE + 0x8c)
  150. #define GPIO_BANK6_REG_SET_ADDR (DAVINCI_GPIO_BASE + 0x90)
  151. #define GPIO_BANK6_REG_CLR_ADDR (DAVINCI_GPIO_BASE + 0x94)
  152. #endif /* CONFIG_SOC_DA8XX */
  153. /* Power and Sleep Controller (PSC) Domains */
  154. #define DAVINCI_GPSC_ARMDOMAIN 0
  155. #define DAVINCI_GPSC_DSPDOMAIN 1
  156. #ifndef CONFIG_SOC_DA8XX
  157. #define DAVINCI_LPSC_VPSSMSTR 0
  158. #define DAVINCI_LPSC_VPSSSLV 1
  159. #define DAVINCI_LPSC_TPCC 2
  160. #define DAVINCI_LPSC_TPTC0 3
  161. #define DAVINCI_LPSC_TPTC1 4
  162. #define DAVINCI_LPSC_EMAC 5
  163. #define DAVINCI_LPSC_EMAC_WRAPPER 6
  164. #define DAVINCI_LPSC_MDIO 7
  165. #define DAVINCI_LPSC_IEEE1394 8
  166. #define DAVINCI_LPSC_USB 9
  167. #define DAVINCI_LPSC_ATA 10
  168. #define DAVINCI_LPSC_VLYNQ 11
  169. #define DAVINCI_LPSC_UHPI 12
  170. #define DAVINCI_LPSC_DDR_EMIF 13
  171. #define DAVINCI_LPSC_AEMIF 14
  172. #define DAVINCI_LPSC_MMC_SD 15
  173. #define DAVINCI_LPSC_MEMSTICK 16
  174. #define DAVINCI_LPSC_McBSP 17
  175. #define DAVINCI_LPSC_I2C 18
  176. #define DAVINCI_LPSC_UART0 19
  177. #define DAVINCI_LPSC_UART1 20
  178. #define DAVINCI_LPSC_UART2 21
  179. #define DAVINCI_LPSC_SPI 22
  180. #define DAVINCI_LPSC_PWM0 23
  181. #define DAVINCI_LPSC_PWM1 24
  182. #define DAVINCI_LPSC_PWM2 25
  183. #define DAVINCI_LPSC_GPIO 26
  184. #define DAVINCI_LPSC_TIMER0 27
  185. #define DAVINCI_LPSC_TIMER1 28
  186. #define DAVINCI_LPSC_TIMER2 29
  187. #define DAVINCI_LPSC_SYSTEM_SUBSYS 30
  188. #define DAVINCI_LPSC_ARM 31
  189. #define DAVINCI_LPSC_SCR2 32
  190. #define DAVINCI_LPSC_SCR3 33
  191. #define DAVINCI_LPSC_SCR4 34
  192. #define DAVINCI_LPSC_CROSSBAR 35
  193. #define DAVINCI_LPSC_CFG27 36
  194. #define DAVINCI_LPSC_CFG3 37
  195. #define DAVINCI_LPSC_CFG5 38
  196. #define DAVINCI_LPSC_GEM 39
  197. #define DAVINCI_LPSC_IMCOP 40
  198. #define DAVINCI_LPSC_VPSSMASTER 47
  199. #define DAVINCI_LPSC_MJCP 50
  200. #define DAVINCI_LPSC_HDVICP 51
  201. #define DAVINCI_DM646X_LPSC_EMAC 14
  202. #define DAVINCI_DM646X_LPSC_UART0 26
  203. #define DAVINCI_DM646X_LPSC_I2C 31
  204. #define DAVINCI_DM646X_LPSC_TIMER0 34
  205. #else /* CONFIG_SOC_DA8XX */
  206. #define DAVINCI_LPSC_TPCC 0
  207. #define DAVINCI_LPSC_TPTC0 1
  208. #define DAVINCI_LPSC_TPTC1 2
  209. #define DAVINCI_LPSC_AEMIF 3
  210. #define DAVINCI_LPSC_SPI0 4
  211. #define DAVINCI_LPSC_MMC_SD 5
  212. #define DAVINCI_LPSC_AINTC 6
  213. #define DAVINCI_LPSC_ARM_RAM_ROM 7
  214. #define DAVINCI_LPSC_SECCTL_KEYMGR 8
  215. #define DAVINCI_LPSC_UART0 9
  216. #define DAVINCI_LPSC_SCR0 10
  217. #define DAVINCI_LPSC_SCR1 11
  218. #define DAVINCI_LPSC_SCR2 12
  219. #define DAVINCI_LPSC_DMAX 13
  220. #define DAVINCI_LPSC_ARM 14
  221. #define DAVINCI_LPSC_GEM 15
  222. /* for LPSCs in PSC1, offset from 32 for differentiation */
  223. #define DAVINCI_LPSC_PSC1_BASE 32
  224. #define DAVINCI_LPSC_USB20 (DAVINCI_LPSC_PSC1_BASE + 1)
  225. #define DAVINCI_LPSC_USB11 (DAVINCI_LPSC_PSC1_BASE + 2)
  226. #define DAVINCI_LPSC_GPIO (DAVINCI_LPSC_PSC1_BASE + 3)
  227. #define DAVINCI_LPSC_UHPI (DAVINCI_LPSC_PSC1_BASE + 4)
  228. #define DAVINCI_LPSC_EMAC (DAVINCI_LPSC_PSC1_BASE + 5)
  229. #define DAVINCI_LPSC_DDR_EMIF (DAVINCI_LPSC_PSC1_BASE + 6)
  230. #define DAVINCI_LPSC_McASP0 (DAVINCI_LPSC_PSC1_BASE + 7)
  231. #define DAVINCI_LPSC_SPI1 (DAVINCI_LPSC_PSC1_BASE + 10)
  232. #define DAVINCI_LPSC_I2C1 (DAVINCI_LPSC_PSC1_BASE + 11)
  233. #define DAVINCI_LPSC_UART1 (DAVINCI_LPSC_PSC1_BASE + 12)
  234. #define DAVINCI_LPSC_UART2 (DAVINCI_LPSC_PSC1_BASE + 13)
  235. #define DAVINCI_LPSC_LCDC (DAVINCI_LPSC_PSC1_BASE + 16)
  236. #define DAVINCI_LPSC_ePWM (DAVINCI_LPSC_PSC1_BASE + 17)
  237. #define DAVINCI_LPSC_MMCSD1 (DAVINCI_LPSC_PSC1_BASE + 18)
  238. #define DAVINCI_LPSC_eCAP (DAVINCI_LPSC_PSC1_BASE + 20)
  239. #define DAVINCI_LPSC_L3_CBA_RAM (DAVINCI_LPSC_PSC1_BASE + 31)
  240. /* DA830-specific peripherals */
  241. #define DAVINCI_LPSC_McASP1 (DAVINCI_LPSC_PSC1_BASE + 8)
  242. #define DAVINCI_LPSC_McASP2 (DAVINCI_LPSC_PSC1_BASE + 9)
  243. #define DAVINCI_LPSC_eQEP (DAVINCI_LPSC_PSC1_BASE + 21)
  244. #define DAVINCI_LPSC_SCR8 (DAVINCI_LPSC_PSC1_BASE + 24)
  245. #define DAVINCI_LPSC_SCR7 (DAVINCI_LPSC_PSC1_BASE + 25)
  246. #define DAVINCI_LPSC_SCR12 (DAVINCI_LPSC_PSC1_BASE + 26)
  247. /* DA850-specific peripherals */
  248. #define DAVINCI_LPSC_TPCC1 (DAVINCI_LPSC_PSC1_BASE + 0)
  249. #define DAVINCI_LPSC_SATA (DAVINCI_LPSC_PSC1_BASE + 8)
  250. #define DAVINCI_LPSC_VPIF (DAVINCI_LPSC_PSC1_BASE + 9)
  251. #define DAVINCI_LPSC_McBSP0 (DAVINCI_LPSC_PSC1_BASE + 14)
  252. #define DAVINCI_LPSC_McBSP1 (DAVINCI_LPSC_PSC1_BASE + 15)
  253. #define DAVINCI_LPSC_MMC_SD1 (DAVINCI_LPSC_PSC1_BASE + 18)
  254. #define DAVINCI_LPSC_uPP (DAVINCI_LPSC_PSC1_BASE + 19)
  255. #define DAVINCI_LPSC_TPTC2 (DAVINCI_LPSC_PSC1_BASE + 21)
  256. #define DAVINCI_LPSC_SCR_F0 (DAVINCI_LPSC_PSC1_BASE + 24)
  257. #define DAVINCI_LPSC_SCR_F1 (DAVINCI_LPSC_PSC1_BASE + 25)
  258. #define DAVINCI_LPSC_SCR_F2 (DAVINCI_LPSC_PSC1_BASE + 26)
  259. #define DAVINCI_LPSC_SCR_F6 (DAVINCI_LPSC_PSC1_BASE + 27)
  260. #define DAVINCI_LPSC_SCR_F7 (DAVINCI_LPSC_PSC1_BASE + 28)
  261. #define DAVINCI_LPSC_SCR_F8 (DAVINCI_LPSC_PSC1_BASE + 29)
  262. #define DAVINCI_LPSC_BR_F7 (DAVINCI_LPSC_PSC1_BASE + 30)
  263. #endif /* CONFIG_SOC_DA8XX */
  264. void lpsc_on(unsigned int id);
  265. void lpsc_syncreset(unsigned int id);
  266. void lpsc_disable(unsigned int id);
  267. void dsp_on(void);
  268. void davinci_enable_uart0(void);
  269. void davinci_enable_emac(void);
  270. void davinci_enable_i2c(void);
  271. void davinci_errata_workarounds(void);
  272. #ifndef CONFIG_SOC_DA8XX
  273. /* Some PSC defines */
  274. #define PSC_CHP_SHRTSW (0x01c40038)
  275. #define PSC_GBLCTL (0x01c41010)
  276. #define PSC_EPCPR (0x01c41070)
  277. #define PSC_EPCCR (0x01c41078)
  278. #define PSC_PTCMD (0x01c41120)
  279. #define PSC_PTSTAT (0x01c41128)
  280. #define PSC_PDSTAT (0x01c41200)
  281. #define PSC_PDSTAT1 (0x01c41204)
  282. #define PSC_PDCTL (0x01c41300)
  283. #define PSC_PDCTL1 (0x01c41304)
  284. #define PSC_MDCTL_BASE (0x01c41a00)
  285. #define PSC_MDSTAT_BASE (0x01c41800)
  286. #define VDD3P3V_PWDN (0x01c40048)
  287. #define UART0_PWREMU_MGMT (0x01c20030)
  288. #define PSC_SILVER_BULLET (0x01c41a20)
  289. #else /* CONFIG_SOC_DA8XX */
  290. #define PSC_ENABLE 0x3
  291. #define PSC_DISABLE 0x2
  292. #define PSC_SYNCRESET 0x1
  293. #define PSC_SWRSTDISABLE 0x0
  294. #define PSC_PSC0_MODULE_ID_CNT 16
  295. #define PSC_PSC1_MODULE_ID_CNT 32
  296. #define UART0_PWREMU_MGMT (0x01c42030)
  297. struct davinci_psc_regs {
  298. dv_reg revid;
  299. dv_reg rsvd0[71];
  300. dv_reg ptcmd;
  301. dv_reg rsvd1;
  302. dv_reg ptstat;
  303. dv_reg rsvd2[437];
  304. union {
  305. struct {
  306. dv_reg mdstat[PSC_PSC0_MODULE_ID_CNT];
  307. dv_reg rsvd3[112];
  308. dv_reg mdctl[PSC_PSC0_MODULE_ID_CNT];
  309. } psc0;
  310. struct {
  311. dv_reg mdstat[PSC_PSC1_MODULE_ID_CNT];
  312. dv_reg rsvd3[96];
  313. dv_reg mdctl[PSC_PSC1_MODULE_ID_CNT];
  314. } psc1;
  315. };
  316. };
  317. #define davinci_psc0_regs ((struct davinci_psc_regs *)DAVINCI_PSC0_BASE)
  318. #define davinci_psc1_regs ((struct davinci_psc_regs *)DAVINCI_PSC1_BASE)
  319. #endif /* CONFIG_SOC_DA8XX */
  320. #define PSC_MDSTAT_STATE 0x3f
  321. #define PSC_MDCTL_NEXT 0x07
  322. #ifndef CONFIG_SOC_DA8XX
  323. /* Miscellania... */
  324. #define VBPR (0x20000020)
  325. /* NOTE: system control modules are *highly* chip-specific, both
  326. * as to register content (e.g. for muxing) and which registers exist.
  327. */
  328. #define PINMUX0 0x01c40000
  329. #define PINMUX1 0x01c40004
  330. #define PINMUX2 0x01c40008
  331. #define PINMUX3 0x01c4000c
  332. #define PINMUX4 0x01c40010
  333. struct davinci_uart_ctrl_regs {
  334. dv_reg revid1;
  335. dv_reg res;
  336. dv_reg pwremu_mgmt;
  337. dv_reg mdr;
  338. };
  339. #define DAVINCI_UART_CTRL_BASE 0x28
  340. /* UART PWREMU_MGMT definitions */
  341. #define DAVINCI_UART_PWREMU_MGMT_FREE (1 << 0)
  342. #define DAVINCI_UART_PWREMU_MGMT_URRST (1 << 13)
  343. #define DAVINCI_UART_PWREMU_MGMT_UTRST (1 << 14)
  344. #else /* CONFIG_SOC_DA8XX */
  345. struct davinci_pllc_regs {
  346. dv_reg revid;
  347. dv_reg rsvd1[56];
  348. dv_reg rstype;
  349. dv_reg rsvd2[6];
  350. dv_reg pllctl;
  351. dv_reg ocsel;
  352. dv_reg rsvd3[2];
  353. dv_reg pllm;
  354. dv_reg prediv;
  355. dv_reg plldiv1;
  356. dv_reg plldiv2;
  357. dv_reg plldiv3;
  358. dv_reg oscdiv;
  359. dv_reg postdiv;
  360. dv_reg rsvd4[3];
  361. dv_reg pllcmd;
  362. dv_reg pllstat;
  363. dv_reg alnctl;
  364. dv_reg dchange;
  365. dv_reg cken;
  366. dv_reg ckstat;
  367. dv_reg systat;
  368. dv_reg rsvd5[3];
  369. dv_reg plldiv4;
  370. dv_reg plldiv5;
  371. dv_reg plldiv6;
  372. dv_reg plldiv7;
  373. dv_reg rsvd6[32];
  374. dv_reg emucnt0;
  375. dv_reg emucnt1;
  376. };
  377. #define davinci_pllc0_regs ((struct davinci_pllc_regs *)DAVINCI_PLL_CNTRL0_BASE)
  378. #define davinci_pllc1_regs ((struct davinci_pllc_regs *)DAVINCI_PLL_CNTRL1_BASE)
  379. #define DAVINCI_PLLC_DIV_MASK 0x1f
  380. /*
  381. * A clock ID is a 32-bit number where bit 16 represents the PLL controller
  382. * (clear is PLLC0, set is PLLC1) and the low 16 bits represent the divisor,
  383. * counting from 1. Clock IDs may be passed to clk_get().
  384. */
  385. /* flags to select PLL controller */
  386. #define DAVINCI_PLLC0_FLAG (0)
  387. #define DAVINCI_PLLC1_FLAG (1 << 16)
  388. enum davinci_clk_ids {
  389. /*
  390. * Clock IDs for PLL outputs. Each may be switched on/off
  391. * independently, and each may map to one or more peripherals.
  392. */
  393. DAVINCI_PLL0_SYSCLK2 = DAVINCI_PLLC0_FLAG | 2,
  394. DAVINCI_PLL0_SYSCLK4 = DAVINCI_PLLC0_FLAG | 4,
  395. DAVINCI_PLL0_SYSCLK6 = DAVINCI_PLLC0_FLAG | 6,
  396. DAVINCI_PLL1_SYSCLK1 = DAVINCI_PLLC1_FLAG | 1,
  397. DAVINCI_PLL1_SYSCLK2 = DAVINCI_PLLC1_FLAG | 2,
  398. /* map peripherals to clock IDs */
  399. DAVINCI_ARM_CLKID = DAVINCI_PLL0_SYSCLK6,
  400. DAVINCI_DDR_CLKID = DAVINCI_PLL1_SYSCLK1,
  401. DAVINCI_MDIO_CLKID = DAVINCI_PLL0_SYSCLK4,
  402. DAVINCI_MMC_CLKID = DAVINCI_PLL0_SYSCLK2,
  403. DAVINCI_SPI0_CLKID = DAVINCI_PLL0_SYSCLK2,
  404. DAVINCI_MMCSD_CLKID = DAVINCI_PLL0_SYSCLK2,
  405. /* special clock ID - output of PLL multiplier */
  406. DAVINCI_PLLM_CLKID = 0x0FF,
  407. /* special clock ID - output of PLL post divisor */
  408. DAVINCI_PLLC_CLKID = 0x100,
  409. /* special clock ID - PLL bypass */
  410. DAVINCI_AUXCLK_CLKID = 0x101,
  411. };
  412. #define DAVINCI_UART2_CLKID (cpu_is_da830() ? DAVINCI_PLL0_SYSCLK2 \
  413. : get_async3_src())
  414. #define DAVINCI_SPI1_CLKID (cpu_is_da830() ? DAVINCI_PLL0_SYSCLK2 \
  415. : get_async3_src())
  416. int clk_get(enum davinci_clk_ids id);
  417. /* Boot config */
  418. struct davinci_syscfg_regs {
  419. dv_reg revid;
  420. dv_reg rsvd[13];
  421. dv_reg kick0;
  422. dv_reg kick1;
  423. dv_reg rsvd1[52];
  424. dv_reg mstpri[3];
  425. dv_reg rsvd2;
  426. dv_reg pinmux[20];
  427. dv_reg suspsrc;
  428. dv_reg chipsig;
  429. dv_reg chipsig_clr;
  430. dv_reg cfgchip0;
  431. dv_reg cfgchip1;
  432. dv_reg cfgchip2;
  433. dv_reg cfgchip3;
  434. dv_reg cfgchip4;
  435. };
  436. #define davinci_syscfg_regs \
  437. ((struct davinci_syscfg_regs *)DAVINCI_BOOTCFG_BASE)
  438. #define pinmux(x) (&davinci_syscfg_regs->pinmux[x])
  439. /* Emulation suspend bits */
  440. #define DAVINCI_SYSCFG_SUSPSRC_EMAC (1 << 5)
  441. #define DAVINCI_SYSCFG_SUSPSRC_I2C (1 << 16)
  442. #define DAVINCI_SYSCFG_SUSPSRC_SPI0 (1 << 21)
  443. #define DAVINCI_SYSCFG_SUSPSRC_SPI1 (1 << 22)
  444. #define DAVINCI_SYSCFG_SUSPSRC_UART0 (1 << 18)
  445. #define DAVINCI_SYSCFG_SUSPSRC_UART2 (1 << 20)
  446. #define DAVINCI_SYSCFG_SUSPSRC_TIMER0 (1 << 27)
  447. struct davinci_syscfg1_regs {
  448. dv_reg vtpio_ctl;
  449. dv_reg ddr_slew;
  450. dv_reg deepsleep;
  451. dv_reg pupd_ena;
  452. dv_reg pupd_sel;
  453. dv_reg rxactive;
  454. dv_reg pwrdwn;
  455. };
  456. #define davinci_syscfg1_regs \
  457. ((struct davinci_syscfg1_regs *)DAVINCI_SYSCFG1_BASE)
  458. #define DDR_SLEW_CMOSEN_BIT 4
  459. #define DDR_SLEW_DDR_PDENA_BIT 5
  460. #define VTP_POWERDWN (1 << 6)
  461. #define VTP_LOCK (1 << 7)
  462. #define VTP_CLKRZ (1 << 13)
  463. #define VTP_READY (1 << 15)
  464. #define VTP_IOPWRDWN (1 << 14)
  465. #define DV_SYSCFG_KICK0_UNLOCK 0x83e70b13
  466. #define DV_SYSCFG_KICK1_UNLOCK 0x95a4f1e0
  467. /* Interrupt controller */
  468. struct davinci_aintc_regs {
  469. dv_reg revid;
  470. dv_reg cr;
  471. dv_reg dummy0[2];
  472. dv_reg ger;
  473. dv_reg dummy1[219];
  474. dv_reg ecr1;
  475. dv_reg ecr2;
  476. dv_reg ecr3;
  477. dv_reg dummy2[1117];
  478. dv_reg hier;
  479. };
  480. #define davinci_aintc_regs ((struct davinci_aintc_regs *)DAVINCI_INTC_BASE)
  481. struct davinci_uart_ctrl_regs {
  482. dv_reg revid1;
  483. dv_reg revid2;
  484. dv_reg pwremu_mgmt;
  485. dv_reg mdr;
  486. };
  487. #define DAVINCI_UART_CTRL_BASE 0x28
  488. #define DAVINCI_UART0_CTRL_ADDR (DAVINCI_UART0_BASE + DAVINCI_UART_CTRL_BASE)
  489. #define DAVINCI_UART1_CTRL_ADDR (DAVINCI_UART1_BASE + DAVINCI_UART_CTRL_BASE)
  490. #define DAVINCI_UART2_CTRL_ADDR (DAVINCI_UART2_BASE + DAVINCI_UART_CTRL_BASE)
  491. #define davinci_uart0_ctrl_regs \
  492. ((struct davinci_uart_ctrl_regs *)DAVINCI_UART0_CTRL_ADDR)
  493. #define davinci_uart1_ctrl_regs \
  494. ((struct davinci_uart_ctrl_regs *)DAVINCI_UART1_CTRL_ADDR)
  495. #define davinci_uart2_ctrl_regs \
  496. ((struct davinci_uart_ctrl_regs *)DAVINCI_UART2_CTRL_ADDR)
  497. /* UART PWREMU_MGMT definitions */
  498. #define DAVINCI_UART_PWREMU_MGMT_FREE (1 << 0)
  499. #define DAVINCI_UART_PWREMU_MGMT_URRST (1 << 13)
  500. #define DAVINCI_UART_PWREMU_MGMT_UTRST (1 << 14)
  501. static inline int cpu_is_da830(void)
  502. {
  503. unsigned int jtag_id = REG(JTAG_ID_REG);
  504. unsigned short part_no = (jtag_id >> 12) & 0xffff;
  505. return ((part_no == 0xb7df) ? 1 : 0);
  506. }
  507. static inline int cpu_is_da850(void)
  508. {
  509. unsigned int jtag_id = REG(JTAG_ID_REG);
  510. unsigned short part_no = (jtag_id >> 12) & 0xffff;
  511. return ((part_no == 0xb7d1) ? 1 : 0);
  512. }
  513. static inline enum davinci_clk_ids get_async3_src(void)
  514. {
  515. return (REG(&davinci_syscfg_regs->cfgchip3) & 0x10) ?
  516. DAVINCI_PLL1_SYSCLK2 : DAVINCI_PLL0_SYSCLK2;
  517. }
  518. #endif /* CONFIG_SOC_DA8XX */
  519. #if defined(CONFIG_SOC_DM365)
  520. #include <asm/arch/aintc_defs.h>
  521. #include <asm/arch/ddr2_defs.h>
  522. #include <asm/arch/gpio.h>
  523. #include <asm/arch/pll_defs.h>
  524. #include <asm/arch/psc_defs.h>
  525. #include <asm/arch/syscfg_defs.h>
  526. #include <asm/arch/timer_defs.h>
  527. #define TMPBUF 0x00017ff8
  528. #define TMPSTATUS 0x00017ff0
  529. #define DV_TMPBUF_VAL 0x591b3ed7
  530. #define FLAG_PORRST 0x00000001
  531. #define FLAG_WDTRST 0x00000002
  532. #define FLAG_FLGON 0x00000004
  533. #define FLAG_FLGOFF 0x00000010
  534. #endif
  535. #endif /* __ASM_ARCH_HARDWARE_H */