atmel_lcdfb.c 4.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138
  1. /*
  2. * Driver for AT91/AT32 LCD Controller
  3. *
  4. * Copyright (C) 2007 Atmel Corporation
  5. *
  6. * SPDX-License-Identifier: GPL-2.0+
  7. */
  8. #include <common.h>
  9. #include <asm/io.h>
  10. #include <asm/arch/gpio.h>
  11. #include <asm/arch/clk.h>
  12. #include <lcd.h>
  13. #include <atmel_lcdc.h>
  14. /* configurable parameters */
  15. #define ATMEL_LCDC_CVAL_DEFAULT 0xc8
  16. #define ATMEL_LCDC_DMA_BURST_LEN 8
  17. #ifndef ATMEL_LCDC_GUARD_TIME
  18. #define ATMEL_LCDC_GUARD_TIME 1
  19. #endif
  20. #if defined(CONFIG_AT91SAM9263) || defined(CONFIG_AT91CAP9)
  21. #define ATMEL_LCDC_FIFO_SIZE 2048
  22. #else
  23. #define ATMEL_LCDC_FIFO_SIZE 512
  24. #endif
  25. #define lcdc_readl(mmio, reg) __raw_readl((mmio)+(reg))
  26. #define lcdc_writel(mmio, reg, val) __raw_writel((val), (mmio)+(reg))
  27. void lcd_setcolreg(ushort regno, ushort red, ushort green, ushort blue)
  28. {
  29. #if defined(CONFIG_ATMEL_LCD_BGR555)
  30. lcdc_writel(panel_info.mmio, ATMEL_LCDC_LUT(regno),
  31. (red >> 3) | ((green & 0xf8) << 2) | ((blue & 0xf8) << 7));
  32. #else
  33. lcdc_writel(panel_info.mmio, ATMEL_LCDC_LUT(regno),
  34. (blue >> 3) | ((green & 0xfc) << 3) | ((red & 0xf8) << 8));
  35. #endif
  36. }
  37. void lcd_ctrl_init(void *lcdbase)
  38. {
  39. unsigned long value;
  40. /* Turn off the LCD controller and the DMA controller */
  41. lcdc_writel(panel_info.mmio, ATMEL_LCDC_PWRCON,
  42. ATMEL_LCDC_GUARD_TIME << ATMEL_LCDC_GUARDT_OFFSET);
  43. /* Wait for the LCDC core to become idle */
  44. while (lcdc_readl(panel_info.mmio, ATMEL_LCDC_PWRCON) & ATMEL_LCDC_BUSY)
  45. udelay(10);
  46. lcdc_writel(panel_info.mmio, ATMEL_LCDC_DMACON, 0);
  47. /* Reset LCDC DMA */
  48. lcdc_writel(panel_info.mmio, ATMEL_LCDC_DMACON, ATMEL_LCDC_DMARST);
  49. /* ...set frame size and burst length = 8 words (?) */
  50. value = (panel_info.vl_col * panel_info.vl_row *
  51. NBITS(panel_info.vl_bpix)) / 32;
  52. value |= ((ATMEL_LCDC_DMA_BURST_LEN - 1) << ATMEL_LCDC_BLENGTH_OFFSET);
  53. lcdc_writel(panel_info.mmio, ATMEL_LCDC_DMAFRMCFG, value);
  54. /* Set pixel clock */
  55. value = get_lcdc_clk_rate(0) / panel_info.vl_clk;
  56. if (get_lcdc_clk_rate(0) % panel_info.vl_clk)
  57. value++;
  58. value = (value / 2) - 1;
  59. if (!value) {
  60. lcdc_writel(panel_info.mmio, ATMEL_LCDC_LCDCON1, ATMEL_LCDC_BYPASS);
  61. } else
  62. lcdc_writel(panel_info.mmio, ATMEL_LCDC_LCDCON1,
  63. value << ATMEL_LCDC_CLKVAL_OFFSET);
  64. /* Initialize control register 2 */
  65. #ifdef CONFIG_AVR32
  66. value = ATMEL_LCDC_MEMOR_BIG | ATMEL_LCDC_CLKMOD_ALWAYSACTIVE;
  67. #else
  68. value = ATMEL_LCDC_MEMOR_LITTLE | ATMEL_LCDC_CLKMOD_ALWAYSACTIVE;
  69. #endif
  70. if (panel_info.vl_tft)
  71. value |= ATMEL_LCDC_DISTYPE_TFT;
  72. value |= panel_info.vl_sync;
  73. value |= (panel_info.vl_bpix << 5);
  74. lcdc_writel(panel_info.mmio, ATMEL_LCDC_LCDCON2, value);
  75. /* Vertical timing */
  76. value = (panel_info.vl_vsync_len - 1) << ATMEL_LCDC_VPW_OFFSET;
  77. value |= panel_info.vl_upper_margin << ATMEL_LCDC_VBP_OFFSET;
  78. value |= panel_info.vl_lower_margin;
  79. lcdc_writel(panel_info.mmio, ATMEL_LCDC_TIM1, value);
  80. /* Horizontal timing */
  81. value = (panel_info.vl_right_margin - 1) << ATMEL_LCDC_HFP_OFFSET;
  82. value |= (panel_info.vl_hsync_len - 1) << ATMEL_LCDC_HPW_OFFSET;
  83. value |= (panel_info.vl_left_margin - 1);
  84. lcdc_writel(panel_info.mmio, ATMEL_LCDC_TIM2, value);
  85. /* Display size */
  86. value = (panel_info.vl_col - 1) << ATMEL_LCDC_HOZVAL_OFFSET;
  87. value |= panel_info.vl_row - 1;
  88. lcdc_writel(panel_info.mmio, ATMEL_LCDC_LCDFRMCFG, value);
  89. /* FIFO Threshold: Use formula from data sheet */
  90. value = ATMEL_LCDC_FIFO_SIZE - (2 * ATMEL_LCDC_DMA_BURST_LEN + 3);
  91. lcdc_writel(panel_info.mmio, ATMEL_LCDC_FIFO, value);
  92. /* Toggle LCD_MODE every frame */
  93. lcdc_writel(panel_info.mmio, ATMEL_LCDC_MVAL, 0);
  94. /* Disable all interrupts */
  95. lcdc_writel(panel_info.mmio, ATMEL_LCDC_IDR, ~0UL);
  96. /* Set contrast */
  97. value = ATMEL_LCDC_PS_DIV8 |
  98. ATMEL_LCDC_ENA_PWMENABLE;
  99. if (!panel_info.vl_cont_pol_low)
  100. value |= ATMEL_LCDC_POL_POSITIVE;
  101. lcdc_writel(panel_info.mmio, ATMEL_LCDC_CONTRAST_CTR, value);
  102. lcdc_writel(panel_info.mmio, ATMEL_LCDC_CONTRAST_VAL, ATMEL_LCDC_CVAL_DEFAULT);
  103. /* Set framebuffer DMA base address and pixel offset */
  104. lcdc_writel(panel_info.mmio, ATMEL_LCDC_DMABADDR1, (u_long)lcdbase);
  105. lcdc_writel(panel_info.mmio, ATMEL_LCDC_DMACON, ATMEL_LCDC_DMAEN);
  106. lcdc_writel(panel_info.mmio, ATMEL_LCDC_PWRCON,
  107. (ATMEL_LCDC_GUARD_TIME << ATMEL_LCDC_GUARDT_OFFSET) | ATMEL_LCDC_PWR);
  108. }
  109. ulong calc_fbsize(void)
  110. {
  111. return ((panel_info.vl_col * panel_info.vl_row *
  112. NBITS(panel_info.vl_bpix)) / 8) + PAGE_SIZE;
  113. }