cpu_sh7780.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448
  1. #ifndef _ASM_CPU_SH7780_H_
  2. #define _ASM_CPU_SH7780_H_
  3. /*
  4. * Copyright (c) 2007,2008 Nobuhiro Iwamatsu
  5. * Copyright (c) 2008 Yusuke Goda <goda.yusuke@renesas.com>
  6. *
  7. * SPDX-License-Identifier: GPL-2.0+
  8. */
  9. #define CACHE_OC_NUM_WAYS 1
  10. #define CCR_CACHE_INIT 0x0000090b
  11. /* Exceptions */
  12. #define TRA 0xFF000020
  13. #define EXPEVT 0xFF000024
  14. #define INTEVT 0xFF000028
  15. /* Memory Management Unit */
  16. #define PTEH 0xFF000000
  17. #define PTEL 0xFF000004
  18. #define TTB 0xFF000008
  19. #define TEA 0xFF00000C
  20. #define MMUCR 0xFF000010
  21. #define PASCR 0xFF000070
  22. #define IRMCR 0xFF000078
  23. /* Cache Controller */
  24. #define CCR 0xFF00001C
  25. #define QACR0 0xFF000038
  26. #define QACR1 0xFF00003C
  27. #define RAMCR 0xFF000074
  28. /* L Memory */
  29. #define RAMCR 0xFF000074
  30. #define LSA0 0xFF000050
  31. #define LSA1 0xFF000054
  32. #define LDA0 0xFF000058
  33. #define LDA1 0xFF00005C
  34. /* Interrupt Controller */
  35. #define ICR0 0xFFD00000
  36. #define ICR1 0xFFD0001C
  37. #define INTPRI 0xFFD00010
  38. #define INTREQ 0xFFD00024
  39. #define INTMSK0 0xFFD00044
  40. #define INTMSK1 0xFFD00048
  41. #define INTMSK2 0xFFD40080
  42. #define INTMSKCLR0 0xFFD00064
  43. #define INTMSKCLR1 0xFFD00068
  44. #define INTMSKCLR2 0xFFD40084
  45. #define NMIFCR 0xFFD000C0
  46. #define USERIMASK 0xFFD30000
  47. #define INT2PRI0 0xFFD40000
  48. #define INT2PRI1 0xFFD40004
  49. #define INT2PRI2 0xFFD40008
  50. #define INT2PRI3 0xFFD4000C
  51. #define INT2PRI4 0xFFD40010
  52. #define INT2PRI5 0xFFD40014
  53. #define INT2PRI6 0xFFD40018
  54. #define INT2PRI7 0xFFD4001C
  55. #define INT2A0 0xFFD40030
  56. #define INT2A1 0xFFD40034
  57. #define INT2MSKR 0xFFD40038
  58. #define INT2MSKCR 0xFFD4003C
  59. #define INT2B0 0xFFD40040
  60. #define INT2B1 0xFFD40044
  61. #define INT2B2 0xFFD40048
  62. #define INT2B3 0xFFD4004C
  63. #define INT2B4 0xFFD40050
  64. #define INT2B5 0xFFD40054
  65. #define INT2B6 0xFFD40058
  66. #define INT2B7 0xFFD4005C
  67. #define INT2GPIC 0xFFD40090
  68. /* local Bus State Controller */
  69. #define MMSELR 0xFF400020
  70. #define BCR 0xFF801000
  71. #define CS0BCR 0xFF802000
  72. #define CS1BCR 0xFF802010
  73. #define CS2BCR 0xFF802020
  74. #define CS4BCR 0xFF802040
  75. #define CS5BCR 0xFF802050
  76. #define CS6BCR 0xFF802060
  77. #define CS0WCR 0xFF802008
  78. #define CS1WCR 0xFF802018
  79. #define CS2WCR 0xFF802028
  80. #define CS4WCR 0xFF802048
  81. #define CS5WCR 0xFF802058
  82. #define CS6WCR 0xFF802068
  83. #define CS5PCR 0xFF802070
  84. #define CS6PCR 0xFF802080
  85. /* DDR-SDRAM I/F */
  86. #define MIM_1 0xFE800008
  87. #define MIM_2 0xFE80000C
  88. #define SCR_1 0xFE800010
  89. #define SCR_2 0xFE800014
  90. #define STR_1 0xFE800018
  91. #define STR_2 0xFE80001C
  92. #define SDR_1 0xFE800030
  93. #define SDR_2 0xFE800034
  94. #define DBK_1 0xFE800400
  95. #define DBK_2 0xFE800404
  96. /* PCI Controller */
  97. #define SH7780_PCIECR 0xFE000008
  98. #define SH7780_PCIVID 0xFE040000
  99. #define SH7780_PCIDID 0xFE040002
  100. #define SH7780_PCICMD 0xFE040004
  101. #define SH7780_PCISTATUS 0xFE040006
  102. #define SH7780_PCIRID 0xFE040008
  103. #define SH7780_PCIPIF 0xFE040009
  104. #define SH7780_PCISUB 0xFE04000A
  105. #define SH7780_PCIBCC 0xFE04000B
  106. #define SH7780_PCICLS 0xFE04000C
  107. #define SH7780_PCILTM 0xFE04000D
  108. #define SH7780_PCIHDR 0xFE04000E
  109. #define SH7780_PCIBIST 0xFE04000F
  110. #define SH7780_PCIIBAR 0xFE040010
  111. #define SH7780_PCIMBAR0 0xFE040014
  112. #define SH7780_PCIMBAR1 0xFE040018
  113. #define SH7780_PCISVID 0xFE04002C
  114. #define SH7780_PCISID 0xFE04002E
  115. #define SH7780_PCICP 0xFE040034
  116. #define SH7780_PCIINTLINE 0xFE04003C
  117. #define SH7780_PCIINTPIN 0xFE04003D
  118. #define SH7780_PCIMINGNT 0xFE04003E
  119. #define SH7780_PCIMAXLAT 0xFE04003F
  120. #define SH7780_PCICID 0xFE040040
  121. #define SH7780_PCINIP 0xFE040041
  122. #define SH7780_PCIPMC 0xFE040042
  123. #define SH7780_PCIPMCSR 0xFE040044
  124. #define SH7780_PCIPMCSRBSE 0xFE040046
  125. #define SH7780_PCI_CDD 0xFE040047
  126. #define SH7780_PCICR 0xFE040100
  127. #define SH7780_PCILSR0 0xFE040104
  128. #define SH7780_PCILSR1 0xFE040108
  129. #define SH7780_PCILAR0 0xFE04010C
  130. #define SH7780_PCILAR1 0xFE040110
  131. #define SH7780_PCIIR 0xFE040114
  132. #define SH7780_PCIIMR 0xFE040118
  133. #define SH7780_PCIAIR 0xFE04011C
  134. #define SH7780_PCICIR 0xFE040120
  135. #define SH7780_PCIAINT 0xFE040130
  136. #define SH7780_PCIAINTM 0xFE040134
  137. #define SH7780_PCIBMIR 0xFE040138
  138. #define SH7780_PCIPAR 0xFE0401C0
  139. #define SH7780_PCIPINT 0xFE0401CC
  140. #define SH7780_PCIPINTM 0xFE0401D0
  141. #define SH7780_PCIMBR0 0xFE0401E0
  142. #define SH7780_PCIMBMR0 0xFE0401E4
  143. #define SH7780_PCIMBR1 0xFE0401E8
  144. #define SH7780_PCIMBMR1 0xFE0401EC
  145. #define SH7780_PCIMBR2 0xFE0401F0
  146. #define SH7780_PCIMBMR2 0xFE0401F4
  147. #define SH7780_PCIIOBR 0xFE0401F8
  148. #define SH7780_PCIIOBMR 0xFE0401FC
  149. #define SH7780_PCICSCR0 0xFE040210
  150. #define SH7780_PCICSCR1 0xFE040214
  151. #define SH7780_PCICSAR0 0xFE040218
  152. #define SH7780_PCICSAR1 0xFE04021C
  153. #define SH7780_PCIPDR 0xFE040220
  154. /* DMAC */
  155. #define DMAC_SAR0 0xFC808020
  156. #define DMAC_DAR0 0xFC808024
  157. #define DMAC_TCR0 0xFC808028
  158. #define DMAC_CHCR0 0xFC80802C
  159. #define DMAC_SAR1 0xFC808030
  160. #define DMAC_DAR1 0xFC808034
  161. #define DMAC_TCR1 0xFC808038
  162. #define DMAC_CHCR1 0xFC80803C
  163. #define DMAC_SAR2 0xFC808040
  164. #define DMAC_DAR2 0xFC808044
  165. #define DMAC_TCR2 0xFC808048
  166. #define DMAC_CHCR2 0xFC80804C
  167. #define DMAC_SAR3 0xFC808050
  168. #define DMAC_DAR3 0xFC808054
  169. #define DMAC_TCR3 0xFC808058
  170. #define DMAC_CHCR3 0xFC80805C
  171. #define DMAC_DMAOR0 0xFC808060
  172. #define DMAC_SAR4 0xFC808070
  173. #define DMAC_DAR4 0xFC808074
  174. #define DMAC_TCR4 0xFC808078
  175. #define DMAC_CHCR4 0xFC80807C
  176. #define DMAC_SAR5 0xFC808080
  177. #define DMAC_DAR5 0xFC808084
  178. #define DMAC_TCR5 0xFC808088
  179. #define DMAC_CHCR5 0xFC80808C
  180. #define DMAC_SARB0 0xFC808120
  181. #define DMAC_DARB0 0xFC808124
  182. #define DMAC_TCRB0 0xFC808128
  183. #define DMAC_SARB1 0xFC808130
  184. #define DMAC_DARB1 0xFC808134
  185. #define DMAC_TCRB1 0xFC808138
  186. #define DMAC_SARB2 0xFC808140
  187. #define DMAC_DARB2 0xFC808144
  188. #define DMAC_TCRB2 0xFC808148
  189. #define DMAC_SARB3 0xFC808150
  190. #define DMAC_DARB3 0xFC808154
  191. #define DMAC_TCRB3 0xFC808158
  192. #define DMAC_DMARS0 0xFC809000
  193. #define DMAC_DMARS1 0xFC809004
  194. #define DMAC_DMARS2 0xFC809008
  195. #define DMAC_SAR6 0xFC818020
  196. #define DMAC_DAR6 0xFC818024
  197. #define DMAC_TCR6 0xFC818028
  198. #define DMAC_CHCR6 0xFC81802C
  199. #define DMAC_SAR7 0xFC818030
  200. #define DMAC_DAR7 0xFC818034
  201. #define DMAC_TCR7 0xFC818038
  202. #define DMAC_CHCR7 0xFC81803C
  203. #define DMAC_SAR8 0xFC818040
  204. #define DMAC_DAR8 0xFC818044
  205. #define DMAC_TCR8 0xFC818048
  206. #define DMAC_CHCR8 0xFC81804C
  207. #define DMAC_SAR9 0xFC818050
  208. #define DMAC_DAR9 0xFC818054
  209. #define DMAC_TCR9 0xFC818058
  210. #define DMAC_CHCR9 0xFC81805C
  211. #define DMAC_DMAOR1 0xFC818060
  212. #define DMAC_SAR10 0xFC818070
  213. #define DMAC_DAR10 0xFC818074
  214. #define DMAC_TCR10 0xFC818078
  215. #define DMAC_CHCR10 0xFC81807C
  216. #define DMAC_SAR11 0xFC818080
  217. #define DMAC_DAR11 0xFC818084
  218. #define DMAC_TCR11 0xFC818088
  219. #define DMAC_CHCR11 0xFC81808C
  220. #define DMAC_SARB6 0xFC818120
  221. #define DMAC_DARB6 0xFC818124
  222. #define DMAC_TCRB6 0xFC818128
  223. #define DMAC_SARB7 0xFC818130
  224. #define DMAC_DARB7 0xFC818134
  225. #define DMAC_TCRB7 0xFC818138
  226. #define DMAC_SARB8 0xFC818140
  227. #define DMAC_DARB8 0xFC818144
  228. #define DMAC_TCRB8 0xFC818148
  229. #define DMAC_SARB9 0xFC818150
  230. #define DMAC_DARB9 0xFC818154
  231. #define DMAC_TCRB9 0xFC818158
  232. /* Clock Pulse Generator */
  233. #define FRQCR 0xFFC80000
  234. #define PLLCR 0xFFC80024
  235. #define MSTPCR 0xFFC80030
  236. /* Watchdog Timer and Reset */
  237. #define WTCNT WDTCNT
  238. #define WDTST 0xFFCC0000
  239. #define WDTCSR 0xFFCC0004
  240. #define WDTBST 0xFFCC0008
  241. #define WDTCNT 0xFFCC0010
  242. #define WDTBCNT 0xFFCC0018
  243. /* System Control */
  244. #define MSTPCR 0xFFC80030
  245. /* Timer Unit */
  246. #define TMU_BASE 0xFFD80000
  247. /* Timer/Counter */
  248. #define CMTCFG 0xFFE30000
  249. #define CMTFRT 0xFFE30004
  250. #define CMTCTL 0xFFE30008
  251. #define CMTIRQS 0xFFE3000C
  252. #define CMTCH0T 0xFFE30010
  253. #define CMTCH0ST 0xFFE30020
  254. #define CMTCH0C 0xFFE30030
  255. #define CMTCH1T 0xFFE30014
  256. #define CMTCH1ST 0xFFE30024
  257. #define CMTCH1C 0xFFE30034
  258. #define CMTCH2T 0xFFE30018
  259. #define CMTCH2C 0xFFE30038
  260. #define CMTCH3T 0xFFE3001C
  261. #define CMTCH3C 0xFFE3003C
  262. /* Realtime Clock */
  263. #define R64CNT 0xFFE80000
  264. #define RSECCNT 0xFFE80004
  265. #define RMINCNT 0xFFE80008
  266. #define RHRCNT 0xFFE8000C
  267. #define RWKCNT 0xFFE80010
  268. #define RDAYCNT 0xFFE80014
  269. #define RMONCNT 0xFFE80018
  270. #define RYRCNT 0xFFE8001C
  271. #define RSECAR 0xFFE80020
  272. #define RMINAR 0xFFE80024
  273. #define RHRAR 0xFFE80028
  274. #define RWKAR 0xFFE8002C
  275. #define RDAYAR 0xFFE80030
  276. #define RMONAR 0xFFE80034
  277. #define RCR1 0xFFE80038
  278. #define RCR2 0xFFE8003C
  279. #define RCR3 0xFFE80050
  280. #define RYRAR 0xFFE80054
  281. /* Serial Communication Interface with FIFO */
  282. #define SCSMR0 0xFFE00000
  283. #define SCIF0_BASE SCSMR0
  284. /* Serial I/O with FIFO */
  285. #define SIMDR 0xFFE20000
  286. #define SISCR 0xFFE20002
  287. #define SITDAR 0xFFE20004
  288. #define SIRDAR 0xFFE20006
  289. #define SICDAR 0xFFE20008
  290. #define SICTR 0xFFE2000C
  291. #define SIFCTR 0xFFE20010
  292. #define SISTR 0xFFE20014
  293. #define SIIER 0xFFE20016
  294. #define SITCR 0xFFE20028
  295. #define SIRCR 0xFFE2002C
  296. #define SPICR 0xFFE20030
  297. /* Serial Protocol Interface */
  298. #define SPCR 0xFFE50000
  299. #define SPSR 0xFFE50004
  300. #define SPSCR 0xFFE50008
  301. #define SPTBR 0xFFE5000C
  302. #define SPRBR 0xFFE50010
  303. /* Multimedia Card Interface */
  304. #define CMDR0 0xFFE60000
  305. #define CMDR1 0xFFE60001
  306. #define CMDR2 0xFFE60002
  307. #define CMDR3 0xFFE60003
  308. #define CMDR4 0xFFE60004
  309. #define CMDR5 0xFFE60005
  310. #define CMDSTRT 0xFFE60006
  311. #define OPCR 0xFFE6000A
  312. #define CSTR 0xFFE6000B
  313. #define INTCR0 0xFFE6000C
  314. #define INTCR1 0xFFE6000D
  315. #define INTSTR0 0xFFE6000E
  316. #define INTSTR1 0xFFE6000F
  317. #define CLKON 0xFFE60010
  318. #define CTOCR 0xFFE60011
  319. #define TBCR 0xFFE60014
  320. #define MODER 0xFFE60016
  321. #define CMDTYR 0xFFE60018
  322. #define RSPTYR 0xFFE60019
  323. #define TBNCR 0xFFE6001A
  324. #define RSPR0 0xFFE60020
  325. #define RSPR1 0xFFE60021
  326. #define RSPR2 0xFFE60022
  327. #define RSPR3 0xFFE60023
  328. #define RSPR4 0xFFE60024
  329. #define RSPR5 0xFFE60025
  330. #define RSPR6 0xFFE60026
  331. #define RSPR7 0xFFE60027
  332. #define RSPR8 0xFFE60028
  333. #define RSPR9 0xFFE60029
  334. #define RSPR10 0xFFE6002A
  335. #define RSPR11 0xFFE6002B
  336. #define RSPR12 0xFFE6002C
  337. #define RSPR13 0xFFE6002D
  338. #define RSPR14 0xFFE6002E
  339. #define RSPR15 0xFFE6002F
  340. #define RSPR16 0xFFE60030
  341. #define RSPRD 0xFFE60031
  342. #define DTOUTR 0xFFE60032
  343. #define DR 0xFFE60040
  344. #define DMACR 0xFFE60044
  345. #define INTCR2 0xFFE60046
  346. #define INTSTR2 0xFFE60048
  347. /* Audio Codec Interface */
  348. #define HACCR 0xFFE40008
  349. #define HACCSAR 0xFFE40020
  350. #define HACCSDR 0xFFE40024
  351. #define HACPCML 0xFFE40028
  352. #define HACPCMR 0xFFE4002C
  353. #define HACTIER 0xFFE40050
  354. #define HACTSR 0xFFE40054
  355. #define HACRIER 0xFFE40058
  356. #define HACRSR 0xFFE4005C
  357. #define HACACR 0xFFE40060
  358. /* Serial Sound Interface */
  359. #define SSICR 0xFFE70000
  360. #define SSISR 0xFFE70004
  361. #define SSITDR 0xFFE70008
  362. #define SSIRDR 0xFFE7000C
  363. /* Flash memory Controller */
  364. #define FLCMNCR 0xFFE90000
  365. #define FLCMDCR 0xFFE90004
  366. #define FLCMCDR 0xFFE90008
  367. #define FLADR 0xFFE9000C
  368. #define FLDATAR 0xFFE90010
  369. #define FLDTCNTR 0xFFE90014
  370. #define FLINTDMACR 0xFFE90018
  371. #define FLBSYTMR 0xFFE9001C
  372. #define FLBSYCNT 0xFFE90020
  373. #define FLTRCR 0xFFE9002C
  374. /* General Purpose I/O */
  375. #define PACR 0xFFEA0000
  376. #define PBCR 0xFFEA0002
  377. #define PCCR 0xFFEA0004
  378. #define PDCR 0xFFEA0006
  379. #define PECR 0xFFEA0008
  380. #define PFCR 0xFFEA000A
  381. #define PGCR 0xFFEA000C
  382. #define PHCR 0xFFEA000E
  383. #define PJCR 0xFFEA0010
  384. #define PKCR 0xFFEA0012
  385. #define PLCR 0xFFEA0014
  386. #define PMCR 0xFFEA0016
  387. #define PADR 0xFFEA0020
  388. #define PBDR 0xFFEA0022
  389. #define PCDR 0xFFEA0024
  390. #define PDDR 0xFFEA0026
  391. #define PEDR 0xFFEA0028
  392. #define PFDR 0xFFEA002A
  393. #define PGDR 0xFFEA002C
  394. #define PHDR 0xFFEA002E
  395. #define PJDR 0xFFEA0030
  396. #define PKDR 0xFFEA0032
  397. #define PLDR 0xFFEA0034
  398. #define PMDR 0xFFEA0036
  399. #define PEPUPR 0xFFEA0048
  400. #define PHPUPR 0xFFEA004E
  401. #define PJPUPR 0xFFEA0050
  402. #define PKPUPR 0xFFEA0052
  403. #define PMPUPR 0xFFEA0056
  404. #define PPUPR1 0xFFEA0060
  405. #define PPUPR2 0xFFEA0062
  406. #define PMSELR 0xFFEA0080
  407. /* User Break Controller */
  408. #define CBR0 0xFF200000
  409. #define CRR0 0xFF200004
  410. #define CAR0 0xFF200008
  411. #define CAMR0 0xFF20000C
  412. #define CBR1 0xFF200020
  413. #define CRR1 0xFF200024
  414. #define CAR1 0xFF200028
  415. #define CAMR1 0xFF20002C
  416. #define CDR1 0xFF200030
  417. #define CDMR1 0xFF200034
  418. #define CETR1 0xFF200038
  419. #define CCMFR 0xFF200600
  420. #define CBCR 0xFF200620
  421. #endif /* _ASM_CPU_SH7780_H_ */