sf_internal.h 6.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241
  1. /*
  2. * SPI flash internal definitions
  3. *
  4. * Copyright (C) 2008 Atmel Corporation
  5. * Copyright (C) 2013 Jagannadha Sutradharudu Teki, Xilinx Inc.
  6. *
  7. * SPDX-License-Identifier: GPL-2.0+
  8. */
  9. #ifndef _SF_INTERNAL_H_
  10. #define _SF_INTERNAL_H_
  11. #include <linux/types.h>
  12. #include <linux/compiler.h>
  13. /* Dual SPI flash memories - see SPI_COMM_DUAL_... */
  14. enum spi_dual_flash {
  15. SF_SINGLE_FLASH = 0,
  16. SF_DUAL_STACKED_FLASH = BIT(0),
  17. SF_DUAL_PARALLEL_FLASH = BIT(1),
  18. };
  19. enum spi_nor_option_flags {
  20. SNOR_F_SST_WR = BIT(0),
  21. SNOR_F_USE_FSR = BIT(1),
  22. SNOR_F_USE_UPAGE = BIT(3),
  23. };
  24. #define SPI_FLASH_3B_ADDR_LEN 3
  25. #define SPI_FLASH_CMD_LEN (1 + SPI_FLASH_3B_ADDR_LEN)
  26. #define SPI_FLASH_16MB_BOUN 0x1000000
  27. /* CFI Manufacture ID's */
  28. #define SPI_FLASH_CFI_MFR_SPANSION 0x01
  29. #define SPI_FLASH_CFI_MFR_STMICRO 0x20
  30. #define SPI_FLASH_CFI_MFR_MACRONIX 0xc2
  31. #define SPI_FLASH_CFI_MFR_SST 0xbf
  32. #define SPI_FLASH_CFI_MFR_WINBOND 0xef
  33. #define SPI_FLASH_CFI_MFR_ATMEL 0x1f
  34. /* Erase commands */
  35. #define CMD_ERASE_4K 0x20
  36. #define CMD_ERASE_CHIP 0xc7
  37. #define CMD_ERASE_64K 0xd8
  38. /* Write commands */
  39. #define CMD_WRITE_STATUS 0x01
  40. #define CMD_PAGE_PROGRAM 0x02
  41. #define CMD_WRITE_DISABLE 0x04
  42. #define CMD_WRITE_ENABLE 0x06
  43. #define CMD_QUAD_PAGE_PROGRAM 0x32
  44. /* Read commands */
  45. #define CMD_READ_ARRAY_SLOW 0x03
  46. #define CMD_READ_ARRAY_FAST 0x0b
  47. #define CMD_READ_DUAL_OUTPUT_FAST 0x3b
  48. #define CMD_READ_DUAL_IO_FAST 0xbb
  49. #define CMD_READ_QUAD_OUTPUT_FAST 0x6b
  50. #define CMD_READ_QUAD_IO_FAST 0xeb
  51. #define CMD_READ_ID 0x9f
  52. #define CMD_READ_STATUS 0x05
  53. #define CMD_READ_STATUS1 0x35
  54. #define CMD_READ_CONFIG 0x35
  55. #define CMD_FLAG_STATUS 0x70
  56. /* Bank addr access commands */
  57. #ifdef CONFIG_SPI_FLASH_BAR
  58. # define CMD_BANKADDR_BRWR 0x17
  59. # define CMD_BANKADDR_BRRD 0x16
  60. # define CMD_EXTNADDR_WREAR 0xC5
  61. # define CMD_EXTNADDR_RDEAR 0xC8
  62. #endif
  63. /* Common status */
  64. #define STATUS_WIP BIT(0)
  65. #define STATUS_QEB_WINSPAN BIT(1)
  66. #define STATUS_QEB_MXIC BIT(6)
  67. #define STATUS_PEC BIT(7)
  68. #define SR_BP0 BIT(2) /* Block protect 0 */
  69. #define SR_BP1 BIT(3) /* Block protect 1 */
  70. #define SR_BP2 BIT(4) /* Block protect 2 */
  71. /* Flash timeout values */
  72. #define SPI_FLASH_PROG_TIMEOUT (2 * CONFIG_SYS_HZ)
  73. #define SPI_FLASH_PAGE_ERASE_TIMEOUT (5 * CONFIG_SYS_HZ)
  74. #define SPI_FLASH_SECTOR_ERASE_TIMEOUT (10 * CONFIG_SYS_HZ)
  75. /* SST specific */
  76. #ifdef CONFIG_SPI_FLASH_SST
  77. #define SST26_CMD_READ_BPR 0x72
  78. #define SST26_CMD_WRITE_BPR 0x42
  79. #define SST26_BPR_8K_NUM 4
  80. #define SST26_MAX_BPR_REG_LEN (18 + 1)
  81. #define SST26_BOUND_REG_SIZE ((32 + SST26_BPR_8K_NUM * 8) * SZ_1K)
  82. enum lock_ctl {
  83. SST26_CTL_LOCK,
  84. SST26_CTL_UNLOCK,
  85. SST26_CTL_CHECK
  86. };
  87. # define CMD_SST_BP 0x02 /* Byte Program */
  88. # define CMD_SST_AAI_WP 0xAD /* Auto Address Incr Word Program */
  89. int sst_write_wp(struct spi_flash *flash, u32 offset, size_t len,
  90. const void *buf);
  91. int sst_write_bp(struct spi_flash *flash, u32 offset, size_t len,
  92. const void *buf);
  93. #endif
  94. #define JEDEC_MFR(info) ((info)->id[0])
  95. #define JEDEC_ID(info) (((info)->id[1]) << 8 | ((info)->id[2]))
  96. #define JEDEC_EXT(info) (((info)->id[3]) << 8 | ((info)->id[4]))
  97. #define SPI_FLASH_MAX_ID_LEN 6
  98. struct spi_flash_info {
  99. /* Device name ([MANUFLETTER][DEVTYPE][DENSITY][EXTRAINFO]) */
  100. const char *name;
  101. /*
  102. * This array stores the ID bytes.
  103. * The first three bytes are the JEDIC ID.
  104. * JEDEC ID zero means "no ID" (mostly older chips).
  105. */
  106. u8 id[SPI_FLASH_MAX_ID_LEN];
  107. u8 id_len;
  108. /*
  109. * The size listed here is what works with SPINOR_OP_SE, which isn't
  110. * necessarily called a "sector" by the vendor.
  111. */
  112. u32 sector_size;
  113. u32 n_sectors;
  114. u16 page_size;
  115. u16 flags;
  116. #define SECT_4K BIT(0) /* CMD_ERASE_4K works uniformly */
  117. #define E_FSR BIT(1) /* use flag status register for */
  118. #define SST_WR BIT(2) /* use SST byte/word programming */
  119. #define WR_QPP BIT(3) /* use Quad Page Program */
  120. #define RD_QUAD BIT(4) /* use Quad Read */
  121. #define RD_DUAL BIT(5) /* use Dual Read */
  122. #define RD_QUADIO BIT(6) /* use Quad IO Read */
  123. #define RD_DUALIO BIT(7) /* use Dual IO Read */
  124. #define RD_FULL (RD_QUAD | RD_DUAL | RD_QUADIO | RD_DUALIO)
  125. };
  126. extern const struct spi_flash_info spi_flash_ids[];
  127. /* Send a single-byte command to the device and read the response */
  128. int spi_flash_cmd(struct spi_slave *spi, u8 cmd, void *response, size_t len);
  129. /*
  130. * Send a multi-byte command to the device and read the response. Used
  131. * for flash array reads, etc.
  132. */
  133. int spi_flash_cmd_read(struct spi_slave *spi, const u8 *cmd,
  134. size_t cmd_len, void *data, size_t data_len);
  135. /*
  136. * Send a multi-byte command to the device followed by (optional)
  137. * data. Used for programming the flash array, etc.
  138. */
  139. int spi_flash_cmd_write(struct spi_slave *spi, const u8 *cmd, size_t cmd_len,
  140. const void *data, size_t data_len);
  141. /* Flash erase(sectors) operation, support all possible erase commands */
  142. int spi_flash_cmd_erase_ops(struct spi_flash *flash, u32 offset, size_t len);
  143. /* Lock stmicro spi flash region */
  144. int stm_lock(struct spi_flash *flash, u32 ofs, size_t len);
  145. /* Unlock stmicro spi flash region */
  146. int stm_unlock(struct spi_flash *flash, u32 ofs, size_t len);
  147. /* Check if a stmicro spi flash region is completely locked */
  148. int stm_is_locked(struct spi_flash *flash, u32 ofs, size_t len);
  149. /* Enable writing on the SPI flash */
  150. static inline int spi_flash_cmd_write_enable(struct spi_flash *flash)
  151. {
  152. return spi_flash_cmd(flash->spi, CMD_WRITE_ENABLE, NULL, 0);
  153. }
  154. /* Disable writing on the SPI flash */
  155. static inline int spi_flash_cmd_write_disable(struct spi_flash *flash)
  156. {
  157. return spi_flash_cmd(flash->spi, CMD_WRITE_DISABLE, NULL, 0);
  158. }
  159. /*
  160. * Used for spi_flash write operation
  161. * - SPI claim
  162. * - spi_flash_cmd_write_enable
  163. * - spi_flash_cmd_write
  164. * - spi_flash_wait_till_ready
  165. * - SPI release
  166. */
  167. int spi_flash_write_common(struct spi_flash *flash, const u8 *cmd,
  168. size_t cmd_len, const void *buf, size_t buf_len);
  169. /*
  170. * Flash write operation, support all possible write commands.
  171. * Write the requested data out breaking it up into multiple write
  172. * commands as needed per the write size.
  173. */
  174. int spi_flash_cmd_write_ops(struct spi_flash *flash, u32 offset,
  175. size_t len, const void *buf);
  176. /*
  177. * Same as spi_flash_cmd_read() except it also claims/releases the SPI
  178. * bus. Used as common part of the ->read() operation.
  179. */
  180. int spi_flash_read_common(struct spi_flash *flash, const u8 *cmd,
  181. size_t cmd_len, void *data, size_t data_len);
  182. /* Flash read operation, support all possible read commands */
  183. int spi_flash_cmd_read_ops(struct spi_flash *flash, u32 offset,
  184. size_t len, void *data);
  185. #ifdef CONFIG_SPI_FLASH_MTD
  186. int spi_flash_mtd_register(struct spi_flash *flash);
  187. void spi_flash_mtd_unregister(void);
  188. #endif
  189. /**
  190. * spi_flash_scan - scan the SPI FLASH
  191. * @flash: the spi flash structure
  192. *
  193. * The drivers can use this fuction to scan the SPI FLASH.
  194. * In the scanning, it will try to get all the necessary information to
  195. * fill the spi_flash{}.
  196. *
  197. * Return: 0 for success, others for failure.
  198. */
  199. int spi_flash_scan(struct spi_flash *flash);
  200. #endif /* _SF_INTERNAL_H_ */