ddr_topology_def.h 2.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112
  1. /*
  2. * Copyright (C) Marvell International Ltd. and its affiliates
  3. *
  4. * SPDX-License-Identifier: GPL-2.0
  5. */
  6. #ifndef _DDR_TOPOLOGY_DEF_H
  7. #define _DDR_TOPOLOGY_DEF_H
  8. #include "ddr3_training_ip_def.h"
  9. #include "ddr3_topology_def.h"
  10. #if defined(CONFIG_ARMADA_38X)
  11. #include "ddr3_a38x.h"
  12. #endif
  13. /* bus width in bits */
  14. enum hws_bus_width {
  15. BUS_WIDTH_4,
  16. BUS_WIDTH_8,
  17. BUS_WIDTH_16,
  18. BUS_WIDTH_32
  19. };
  20. enum hws_temperature {
  21. HWS_TEMP_LOW,
  22. HWS_TEMP_NORMAL,
  23. HWS_TEMP_HIGH
  24. };
  25. enum hws_mem_size {
  26. MEM_512M,
  27. MEM_1G,
  28. MEM_2G,
  29. MEM_4G,
  30. MEM_8G,
  31. MEM_SIZE_LAST
  32. };
  33. struct bus_params {
  34. /* Chip Select (CS) bitmask (bits 0-CS0, bit 1- CS1 ...) */
  35. u8 cs_bitmask;
  36. /*
  37. * mirror enable/disable
  38. * (bits 0-CS0 mirroring, bit 1- CS1 mirroring ...)
  39. */
  40. int mirror_enable_bitmask;
  41. /* DQS Swap (polarity) - true if enable */
  42. int is_dqs_swap;
  43. /* CK swap (polarity) - true if enable */
  44. int is_ck_swap;
  45. };
  46. struct if_params {
  47. /* bus configuration */
  48. struct bus_params as_bus_params[MAX_BUS_NUM];
  49. /* Speed Bin Table */
  50. enum hws_speed_bin speed_bin_index;
  51. /* bus width of memory */
  52. enum hws_bus_width bus_width;
  53. /* Bus memory size (MBit) */
  54. enum hws_mem_size memory_size;
  55. /* The DDR frequency for each interfaces */
  56. enum hws_ddr_freq memory_freq;
  57. /*
  58. * delay CAS Write Latency
  59. * - 0 for using default value (jedec suggested)
  60. */
  61. u8 cas_wl;
  62. /*
  63. * delay CAS Latency
  64. * - 0 for using default value (jedec suggested)
  65. */
  66. u8 cas_l;
  67. /* operation temperature */
  68. enum hws_temperature interface_temp;
  69. };
  70. struct hws_topology_map {
  71. /* Number of interfaces (default is 12) */
  72. u8 if_act_mask;
  73. /* Controller configuration per interface */
  74. struct if_params interface_params[MAX_INTERFACE_NUM];
  75. /* BUS per interface (default is 4) */
  76. u8 num_of_bus_per_interface;
  77. /* Bit mask for active buses */
  78. u8 bus_act_mask;
  79. };
  80. /* DDR3 training global configuration parameters */
  81. struct tune_train_params {
  82. u32 ck_delay;
  83. u32 ck_delay_16;
  84. u32 p_finger;
  85. u32 n_finger;
  86. u32 phy_reg3_val;
  87. };
  88. #endif /* _DDR_TOPOLOGY_DEF_H */