ddr3_training_ip_prv_if.h 4.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107
  1. /*
  2. * Copyright (C) Marvell International Ltd. and its affiliates
  3. *
  4. * SPDX-License-Identifier: GPL-2.0
  5. */
  6. #ifndef _DDR3_TRAINING_IP_PRV_IF_H
  7. #define _DDR3_TRAINING_IP_PRV_IF_H
  8. #include "ddr3_training_ip.h"
  9. #include "ddr3_training_ip_flow.h"
  10. #include "ddr3_training_ip_bist.h"
  11. enum hws_static_config_type {
  12. WRITE_LEVELING_STATIC,
  13. READ_LEVELING_STATIC
  14. };
  15. struct ddr3_device_info {
  16. u32 device_id;
  17. u32 ck_delay;
  18. };
  19. typedef int (*HWS_TIP_DUNIT_MUX_SELECT_FUNC_PTR)(u8 dev_num, int enable);
  20. typedef int (*HWS_TIP_DUNIT_REG_READ_FUNC_PTR)(
  21. u8 dev_num, enum hws_access_type interface_access, u32 if_id,
  22. u32 offset, u32 *data, u32 mask);
  23. typedef int (*HWS_TIP_DUNIT_REG_WRITE_FUNC_PTR)(
  24. u8 dev_num, enum hws_access_type interface_access, u32 if_id,
  25. u32 offset, u32 data, u32 mask);
  26. typedef int (*HWS_TIP_GET_FREQ_CONFIG_INFO)(
  27. u8 dev_num, enum hws_ddr_freq freq,
  28. struct hws_tip_freq_config_info *freq_config_info);
  29. typedef int (*HWS_TIP_GET_DEVICE_INFO)(
  30. u8 dev_num, struct ddr3_device_info *info_ptr);
  31. typedef int (*HWS_GET_CS_CONFIG_FUNC_PTR)(
  32. u8 dev_num, u32 cs_mask, struct hws_cs_config_info *cs_info);
  33. typedef int (*HWS_SET_FREQ_DIVIDER_FUNC_PTR)(
  34. u8 dev_num, u32 if_id, enum hws_ddr_freq freq);
  35. typedef int (*HWS_GET_INIT_FREQ)(u8 dev_num, enum hws_ddr_freq *freq);
  36. typedef int (*HWS_TRAINING_IP_IF_WRITE_FUNC_PTR)(
  37. u32 dev_num, enum hws_access_type access_type, u32 dunit_id,
  38. u32 reg_addr, u32 data, u32 mask);
  39. typedef int (*HWS_TRAINING_IP_IF_READ_FUNC_PTR)(
  40. u32 dev_num, enum hws_access_type access_type, u32 dunit_id,
  41. u32 reg_addr, u32 *data, u32 mask);
  42. typedef int (*HWS_TRAINING_IP_BUS_WRITE_FUNC_PTR)(
  43. u32 dev_num, enum hws_access_type dunit_access_type, u32 if_id,
  44. enum hws_access_type phy_access_type, u32 phy_id,
  45. enum hws_ddr_phy phy_type, u32 reg_addr, u32 data);
  46. typedef int (*HWS_TRAINING_IP_BUS_READ_FUNC_PTR)(
  47. u32 dev_num, u32 if_id, enum hws_access_type phy_access_type,
  48. u32 phy_id, enum hws_ddr_phy phy_type, u32 reg_addr, u32 *data);
  49. typedef int (*HWS_TRAINING_IP_ALGO_RUN_FUNC_PTR)(
  50. u32 dev_num, enum hws_algo_type algo_type);
  51. typedef int (*HWS_TRAINING_IP_SET_FREQ_FUNC_PTR)(
  52. u32 dev_num, enum hws_access_type access_type, u32 if_id,
  53. enum hws_ddr_freq frequency);
  54. typedef int (*HWS_TRAINING_IP_INIT_CONTROLLER_FUNC_PTR)(
  55. u32 dev_num, struct init_cntr_param *init_cntr_prm);
  56. typedef int (*HWS_TRAINING_IP_PBS_RX_FUNC_PTR)(u32 dev_num);
  57. typedef int (*HWS_TRAINING_IP_PBS_TX_FUNC_PTR)(u32 dev_num);
  58. typedef int (*HWS_TRAINING_IP_SELECT_CONTROLLER_FUNC_PTR)(
  59. u32 dev_num, int enable);
  60. typedef int (*HWS_TRAINING_IP_TOPOLOGY_MAP_LOAD_FUNC_PTR)(
  61. u32 dev_num, struct hws_topology_map *topology_map);
  62. typedef int (*HWS_TRAINING_IP_STATIC_CONFIG_FUNC_PTR)(
  63. u32 dev_num, enum hws_ddr_freq frequency,
  64. enum hws_static_config_type static_config_type, u32 if_id);
  65. typedef int (*HWS_TRAINING_IP_EXTERNAL_READ_PTR)(
  66. u32 dev_num, u32 if_id, u32 ddr_addr, u32 num_bursts, u32 *data);
  67. typedef int (*HWS_TRAINING_IP_EXTERNAL_WRITE_PTR)(
  68. u32 dev_num, u32 if_id, u32 ddr_addr, u32 num_bursts, u32 *data);
  69. typedef int (*HWS_TRAINING_IP_BIST_ACTIVATE)(
  70. u32 dev_num, enum hws_pattern pattern, enum hws_access_type access_type,
  71. u32 if_num, enum hws_dir direction,
  72. enum hws_stress_jump addr_stress_jump,
  73. enum hws_pattern_duration duration,
  74. enum hws_bist_operation oper_type, u32 offset, u32 cs_num,
  75. u32 pattern_addr_length);
  76. typedef int (*HWS_TRAINING_IP_BIST_READ_RESULT)(
  77. u32 dev_num, u32 if_id, struct bist_result *pst_bist_result);
  78. typedef int (*HWS_TRAINING_IP_LOAD_TOPOLOGY)(u32 dev_num, u32 config_num);
  79. typedef int (*HWS_TRAINING_IP_READ_LEVELING)(u32 dev_num, u32 config_num);
  80. typedef int (*HWS_TRAINING_IP_WRITE_LEVELING)(u32 dev_num, u32 config_num);
  81. typedef u32 (*HWS_TRAINING_IP_GET_TEMP)(u8 dev_num);
  82. struct hws_tip_config_func_db {
  83. HWS_TIP_DUNIT_MUX_SELECT_FUNC_PTR tip_dunit_mux_select_func;
  84. HWS_TIP_DUNIT_REG_READ_FUNC_PTR tip_dunit_read_func;
  85. HWS_TIP_DUNIT_REG_WRITE_FUNC_PTR tip_dunit_write_func;
  86. HWS_TIP_GET_FREQ_CONFIG_INFO tip_get_freq_config_info_func;
  87. HWS_TIP_GET_DEVICE_INFO tip_get_device_info_func;
  88. HWS_SET_FREQ_DIVIDER_FUNC_PTR tip_set_freq_divider_func;
  89. HWS_GET_CS_CONFIG_FUNC_PTR tip_get_cs_config_info;
  90. HWS_TRAINING_IP_GET_TEMP tip_get_temperature;
  91. };
  92. int ddr3_tip_init_config_func(u32 dev_num,
  93. struct hws_tip_config_func_db *config_func);
  94. int ddr3_tip_register_xsb_info(u32 dev_num,
  95. struct hws_xsb_info *xsb_info_table);
  96. enum hws_result *ddr3_tip_get_result_ptr(u32 stage);
  97. int ddr3_set_freq_config_info(struct hws_tip_freq_config_info *table);
  98. int print_device_info(u8 dev_num);
  99. #endif /* _DDR3_TRAINING_IP_PRV_IF_H */