ddr3_training_ip_flow.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349
  1. /*
  2. * Copyright (C) Marvell International Ltd. and its affiliates
  3. *
  4. * SPDX-License-Identifier: GPL-2.0
  5. */
  6. #ifndef _DDR3_TRAINING_IP_FLOW_H_
  7. #define _DDR3_TRAINING_IP_FLOW_H_
  8. #include "ddr3_training_ip.h"
  9. #include "ddr3_training_ip_pbs.h"
  10. #define MRS0_CMD 0x3
  11. #define MRS1_CMD 0x4
  12. #define MRS2_CMD 0x8
  13. #define MRS3_CMD 0x9
  14. /*
  15. * Definitions of INTERFACE registers
  16. */
  17. #define READ_BUFFER_SELECT 0x14a4
  18. /*
  19. * Definitions of PHY registers
  20. */
  21. #define KILLER_PATTERN_LENGTH 32
  22. #define EXT_ACCESS_BURST_LENGTH 8
  23. #define IS_ACTIVE(if_mask , if_id) \
  24. ((if_mask) & (1 << (if_id)))
  25. #define VALIDATE_ACTIVE(mask, id) \
  26. { \
  27. if (IS_ACTIVE(mask, id) == 0) \
  28. continue; \
  29. }
  30. #define GET_TOPOLOGY_NUM_OF_BUSES() \
  31. (ddr3_get_topology_map()->num_of_bus_per_interface)
  32. #define DDR3_IS_ECC_PUP3_MODE(if_mask) \
  33. (((if_mask) == 0xb) ? 1 : 0)
  34. #define DDR3_IS_ECC_PUP4_MODE(if_mask) \
  35. (((((if_mask) & 0x10) == 0)) ? 0 : 1)
  36. #define DDR3_IS_16BIT_DRAM_MODE(mask) \
  37. (((((mask) & 0x4) == 0)) ? 1 : 0)
  38. #define MEGA 1000000
  39. #define BUS_WIDTH_IN_BITS 8
  40. /*
  41. * DFX address Space
  42. * Table 2: DFX address space
  43. * Address Bits Value Description
  44. * [31 : 20] 0x? DFX base address bases PCIe mapping
  45. * [19 : 15] 0...Number_of_client-1 Client Index inside pipe.
  46. * See also Table 1 Multi_cast = 29 Broadcast = 28
  47. * [14 : 13] 2'b01 Access to Client Internal Register
  48. * [12 : 0] Client Internal Register offset See related Client Registers
  49. * [14 : 13] 2'b00 Access to Ram Wrappers Internal Register
  50. * [12 : 6] 0 Number_of_rams-1 Ram Index inside Client
  51. * [5 : 0] Ram Wrapper Internal Register offset See related Ram Wrappers
  52. * Registers
  53. */
  54. /* nsec */
  55. #define TREFI_LOW 7800
  56. #define TREFI_HIGH 3900
  57. #define TR2R_VALUE_REG 0x180
  58. #define TR2R_MASK_REG 0x180
  59. #define TRFC_MASK_REG 0x7f
  60. #define TR2W_MASK_REG 0x600
  61. #define TW2W_HIGH_VALUE_REG 0x1800
  62. #define TW2W_HIGH_MASK_REG 0xf800
  63. #define TRFC_HIGH_VALUE_REG 0x20000
  64. #define TRFC_HIGH_MASK_REG 0x70000
  65. #define TR2R_HIGH_VALUE_REG 0x0
  66. #define TR2R_HIGH_MASK_REG 0x380000
  67. #define TMOD_VALUE_REG 0x16000000
  68. #define TMOD_MASK_REG 0x1e000000
  69. #define T_VALUE_REG 0x40000000
  70. #define T_MASK_REG 0xc0000000
  71. #define AUTO_ZQC_TIMING 15384
  72. #define WRITE_XBAR_PORT1 0xc03f8077
  73. #define READ_XBAR_PORT1 0xc03f8073
  74. #define DISABLE_DDR_TUNING_DATA 0x02294285
  75. #define ENABLE_DDR_TUNING_DATA 0x12294285
  76. #define ODPG_TRAINING_STATUS_REG 0x18488
  77. #define ODPG_TRAINING_TRIGGER_REG 0x1030
  78. #define ODPG_STATUS_DONE_REG 0x16fc
  79. #define ODPG_ENABLE_REG 0x186d4
  80. #define ODPG_ENABLE_OFFS 0
  81. #define ODPG_DISABLE_OFFS 8
  82. #define ODPG_TRAINING_CONTROL_REG 0x1034
  83. #define ODPG_OBJ1_OPCODE_REG 0x103c
  84. #define ODPG_OBJ1_ITER_CNT_REG 0x10b4
  85. #define CALIB_OBJ_PRFA_REG 0x10c4
  86. #define ODPG_WRITE_LEVELING_DONE_CNTR_REG 0x10f8
  87. #define ODPG_WRITE_READ_MODE_ENABLE_REG 0x10fc
  88. #define TRAINING_OPCODE_1_REG 0x10b4
  89. #define SDRAM_CONFIGURATION_REG 0x1400
  90. #define DDR_CONTROL_LOW_REG 0x1404
  91. #define SDRAM_TIMING_LOW_REG 0x1408
  92. #define SDRAM_TIMING_HIGH_REG 0x140c
  93. #define SDRAM_ACCESS_CONTROL_REG 0x1410
  94. #define SDRAM_OPEN_PAGE_CONTROL_REG 0x1414
  95. #define SDRAM_OPERATION_REG 0x1418
  96. #define DUNIT_CONTROL_HIGH_REG 0x1424
  97. #define ODT_TIMING_LOW 0x1428
  98. #define DDR_TIMING_REG 0x142c
  99. #define ODT_TIMING_HI_REG 0x147c
  100. #define SDRAM_INIT_CONTROL_REG 0x1480
  101. #define SDRAM_ODT_CONTROL_HIGH_REG 0x1498
  102. #define DUNIT_ODT_CONTROL_REG 0x149c
  103. #define READ_BUFFER_SELECT_REG 0x14a4
  104. #define DUNIT_MMASK_REG 0x14b0
  105. #define CALIB_MACHINE_CTRL_REG 0x14cc
  106. #define DRAM_DLL_TIMING_REG 0x14e0
  107. #define DRAM_ZQ_INIT_TIMIMG_REG 0x14e4
  108. #define DRAM_ZQ_TIMING_REG 0x14e8
  109. #define DFS_REG 0x1528
  110. #define READ_DATA_SAMPLE_DELAY 0x1538
  111. #define READ_DATA_READY_DELAY 0x153c
  112. #define TRAINING_REG 0x15b0
  113. #define TRAINING_SW_1_REG 0x15b4
  114. #define TRAINING_SW_2_REG 0x15b8
  115. #define TRAINING_PATTERN_BASE_ADDRESS_REG 0x15bc
  116. #define TRAINING_DBG_1_REG 0x15c0
  117. #define TRAINING_DBG_2_REG 0x15c4
  118. #define TRAINING_DBG_3_REG 0x15c8
  119. #define RANK_CTRL_REG 0x15e0
  120. #define TIMING_REG 0x15e4
  121. #define DRAM_PHY_CONFIGURATION 0x15ec
  122. #define MR0_REG 0x15d0
  123. #define MR1_REG 0x15d4
  124. #define MR2_REG 0x15d8
  125. #define MR3_REG 0x15dc
  126. #define TIMING_REG 0x15e4
  127. #define ODPG_CTRL_CONTROL_REG 0x1600
  128. #define ODPG_DATA_CONTROL_REG 0x1630
  129. #define ODPG_PATTERN_ADDR_OFFSET_REG 0x1638
  130. #define ODPG_DATA_BUF_SIZE_REG 0x163c
  131. #define PHY_LOCK_STATUS_REG 0x1674
  132. #define PHY_REG_FILE_ACCESS 0x16a0
  133. #define TRAINING_WRITE_LEVELING_REG 0x16ac
  134. #define ODPG_PATTERN_ADDR_REG 0x16b0
  135. #define ODPG_PATTERN_DATA_HI_REG 0x16b4
  136. #define ODPG_PATTERN_DATA_LOW_REG 0x16b8
  137. #define ODPG_BIST_LAST_FAIL_ADDR_REG 0x16bc
  138. #define ODPG_BIST_DATA_ERROR_COUNTER_REG 0x16c0
  139. #define ODPG_BIST_FAILED_DATA_HI_REG 0x16c4
  140. #define ODPG_BIST_FAILED_DATA_LOW_REG 0x16c8
  141. #define ODPG_WRITE_DATA_ERROR_REG 0x16cc
  142. #define CS_ENABLE_REG 0x16d8
  143. #define WR_LEVELING_DQS_PATTERN_REG 0x16dc
  144. #define ODPG_BIST_DONE 0x186d4
  145. #define ODPG_BIST_DONE_BIT_OFFS 0
  146. #define ODPG_BIST_DONE_BIT_VALUE 0
  147. #define RESULT_CONTROL_BYTE_PUP_0_REG 0x1830
  148. #define RESULT_CONTROL_BYTE_PUP_1_REG 0x1834
  149. #define RESULT_CONTROL_BYTE_PUP_2_REG 0x1838
  150. #define RESULT_CONTROL_BYTE_PUP_3_REG 0x183c
  151. #define RESULT_CONTROL_BYTE_PUP_4_REG 0x18b0
  152. #define RESULT_CONTROL_PUP_0_BIT_0_REG 0x18b4
  153. #define RESULT_CONTROL_PUP_0_BIT_1_REG 0x18b8
  154. #define RESULT_CONTROL_PUP_0_BIT_2_REG 0x18bc
  155. #define RESULT_CONTROL_PUP_0_BIT_3_REG 0x18c0
  156. #define RESULT_CONTROL_PUP_0_BIT_4_REG 0x18c4
  157. #define RESULT_CONTROL_PUP_0_BIT_5_REG 0x18c8
  158. #define RESULT_CONTROL_PUP_0_BIT_6_REG 0x18cc
  159. #define RESULT_CONTROL_PUP_0_BIT_7_REG 0x18f0
  160. #define RESULT_CONTROL_PUP_1_BIT_0_REG 0x18f4
  161. #define RESULT_CONTROL_PUP_1_BIT_1_REG 0x18f8
  162. #define RESULT_CONTROL_PUP_1_BIT_2_REG 0x18fc
  163. #define RESULT_CONTROL_PUP_1_BIT_3_REG 0x1930
  164. #define RESULT_CONTROL_PUP_1_BIT_4_REG 0x1934
  165. #define RESULT_CONTROL_PUP_1_BIT_5_REG 0x1938
  166. #define RESULT_CONTROL_PUP_1_BIT_6_REG 0x193c
  167. #define RESULT_CONTROL_PUP_1_BIT_7_REG 0x19b0
  168. #define RESULT_CONTROL_PUP_2_BIT_0_REG 0x19b4
  169. #define RESULT_CONTROL_PUP_2_BIT_1_REG 0x19b8
  170. #define RESULT_CONTROL_PUP_2_BIT_2_REG 0x19bc
  171. #define RESULT_CONTROL_PUP_2_BIT_3_REG 0x19c0
  172. #define RESULT_CONTROL_PUP_2_BIT_4_REG 0x19c4
  173. #define RESULT_CONTROL_PUP_2_BIT_5_REG 0x19c8
  174. #define RESULT_CONTROL_PUP_2_BIT_6_REG 0x19cc
  175. #define RESULT_CONTROL_PUP_2_BIT_7_REG 0x19f0
  176. #define RESULT_CONTROL_PUP_3_BIT_0_REG 0x19f4
  177. #define RESULT_CONTROL_PUP_3_BIT_1_REG 0x19f8
  178. #define RESULT_CONTROL_PUP_3_BIT_2_REG 0x19fc
  179. #define RESULT_CONTROL_PUP_3_BIT_3_REG 0x1a30
  180. #define RESULT_CONTROL_PUP_3_BIT_4_REG 0x1a34
  181. #define RESULT_CONTROL_PUP_3_BIT_5_REG 0x1a38
  182. #define RESULT_CONTROL_PUP_3_BIT_6_REG 0x1a3c
  183. #define RESULT_CONTROL_PUP_3_BIT_7_REG 0x1ab0
  184. #define RESULT_CONTROL_PUP_4_BIT_0_REG 0x1ab4
  185. #define RESULT_CONTROL_PUP_4_BIT_1_REG 0x1ab8
  186. #define RESULT_CONTROL_PUP_4_BIT_2_REG 0x1abc
  187. #define RESULT_CONTROL_PUP_4_BIT_3_REG 0x1ac0
  188. #define RESULT_CONTROL_PUP_4_BIT_4_REG 0x1ac4
  189. #define RESULT_CONTROL_PUP_4_BIT_5_REG 0x1ac8
  190. #define RESULT_CONTROL_PUP_4_BIT_6_REG 0x1acc
  191. #define RESULT_CONTROL_PUP_4_BIT_7_REG 0x1af0
  192. #define WL_PHY_REG 0x0
  193. #define WRITE_CENTRALIZATION_PHY_REG 0x1
  194. #define RL_PHY_REG 0x2
  195. #define READ_CENTRALIZATION_PHY_REG 0x3
  196. #define PBS_RX_PHY_REG 0x50
  197. #define PBS_TX_PHY_REG 0x10
  198. #define PHY_CONTROL_PHY_REG 0x90
  199. #define BW_PHY_REG 0x92
  200. #define RATE_PHY_REG 0x94
  201. #define CMOS_CONFIG_PHY_REG 0xa2
  202. #define PAD_ZRI_CALIB_PHY_REG 0xa4
  203. #define PAD_ODT_CALIB_PHY_REG 0xa6
  204. #define PAD_CONFIG_PHY_REG 0xa8
  205. #define PAD_PRE_DISABLE_PHY_REG 0xa9
  206. #define TEST_ADLL_REG 0xbf
  207. #define CSN_IOB_VREF_REG(cs) (0xdb + (cs * 12))
  208. #define CSN_IO_BASE_VREF_REG(cs) (0xd0 + (cs * 12))
  209. #define RESULT_DB_PHY_REG_ADDR 0xc0
  210. #define RESULT_DB_PHY_REG_RX_OFFSET 5
  211. #define RESULT_DB_PHY_REG_TX_OFFSET 0
  212. /* TBD - for NP5 use only CS 0 */
  213. #define PHY_WRITE_DELAY(cs) WL_PHY_REG
  214. /*( ( _cs_ == 0 ) ? 0x0 : 0x4 )*/
  215. /* TBD - for NP5 use only CS 0 */
  216. #define PHY_READ_DELAY(cs) RL_PHY_REG
  217. #define DDR0_ADDR_1 0xf8258
  218. #define DDR0_ADDR_2 0xf8254
  219. #define DDR1_ADDR_1 0xf8270
  220. #define DDR1_ADDR_2 0xf8270
  221. #define DDR2_ADDR_1 0xf825c
  222. #define DDR2_ADDR_2 0xf825c
  223. #define DDR3_ADDR_1 0xf8264
  224. #define DDR3_ADDR_2 0xf8260
  225. #define DDR4_ADDR_1 0xf8274
  226. #define DDR4_ADDR_2 0xf8274
  227. #define GENERAL_PURPOSE_RESERVED0_REG 0x182e0
  228. #define GET_BLOCK_ID_MAX_FREQ(dev_num, block_id) 800000
  229. #define CS0_RD_LVL_REF_DLY_OFFS 0
  230. #define CS0_RD_LVL_REF_DLY_LEN 0
  231. #define CS0_RD_LVL_PH_SEL_OFFS 0
  232. #define CS0_RD_LVL_PH_SEL_LEN 0
  233. #define CS_REGISTER_ADDR_OFFSET 4
  234. #define CALIBRATED_OBJECTS_REG_ADDR_OFFSET 0x10
  235. #define MAX_POLLING_ITERATIONS 100000
  236. #define PHASE_REG_OFFSET 32
  237. #define NUM_BYTES_IN_BURST 31
  238. #define NUM_OF_CS 4
  239. #define CS_REG_VALUE(cs_num) (cs_mask_reg[cs_num])
  240. #define ADLL_LENGTH 32
  241. struct write_supp_result {
  242. enum hws_wl_supp stage;
  243. int is_pup_fail;
  244. };
  245. struct page_element {
  246. enum hws_page_size page_size_8bit;
  247. /* page size in 8 bits bus width */
  248. enum hws_page_size page_size_16bit;
  249. /* page size in 16 bits bus width */
  250. u32 ui_page_mask;
  251. /* Mask used in register */
  252. };
  253. int ddr3_tip_write_leveling_static_config(u32 dev_num, u32 if_id,
  254. enum hws_ddr_freq frequency,
  255. u32 *round_trip_delay_arr);
  256. int ddr3_tip_read_leveling_static_config(u32 dev_num, u32 if_id,
  257. enum hws_ddr_freq frequency,
  258. u32 *total_round_trip_delay_arr);
  259. int ddr3_tip_if_write(u32 dev_num, enum hws_access_type interface_access,
  260. u32 if_id, u32 reg_addr, u32 data_value, u32 mask);
  261. int ddr3_tip_if_polling(u32 dev_num, enum hws_access_type access_type,
  262. u32 if_id, u32 exp_value, u32 mask, u32 offset,
  263. u32 poll_tries);
  264. int ddr3_tip_if_read(u32 dev_num, enum hws_access_type interface_access,
  265. u32 if_id, u32 reg_addr, u32 *data, u32 mask);
  266. int ddr3_tip_bus_read_modify_write(u32 dev_num,
  267. enum hws_access_type access_type,
  268. u32 if_id, u32 phy_id,
  269. enum hws_ddr_phy phy_type,
  270. u32 reg_addr, u32 data_value, u32 reg_mask);
  271. int ddr3_tip_bus_read(u32 dev_num, u32 if_id, enum hws_access_type phy_access,
  272. u32 phy_id, enum hws_ddr_phy phy_type, u32 reg_addr,
  273. u32 *data);
  274. int ddr3_tip_bus_write(u32 dev_num, enum hws_access_type e_interface_access,
  275. u32 if_id, enum hws_access_type e_phy_access, u32 phy_id,
  276. enum hws_ddr_phy e_phy_type, u32 reg_addr,
  277. u32 data_value);
  278. int ddr3_tip_freq_set(u32 dev_num, enum hws_access_type e_access, u32 if_id,
  279. enum hws_ddr_freq memory_freq);
  280. int ddr3_tip_adjust_dqs(u32 dev_num);
  281. int ddr3_tip_init_controller(u32 dev_num);
  282. int ddr3_tip_ext_read(u32 dev_num, u32 if_id, u32 reg_addr,
  283. u32 num_of_bursts, u32 *addr);
  284. int ddr3_tip_ext_write(u32 dev_num, u32 if_id, u32 reg_addr,
  285. u32 num_of_bursts, u32 *addr);
  286. int ddr3_tip_dynamic_read_leveling(u32 dev_num, u32 ui_freq);
  287. int ddr3_tip_legacy_dynamic_read_leveling(u32 dev_num);
  288. int ddr3_tip_dynamic_per_bit_read_leveling(u32 dev_num, u32 ui_freq);
  289. int ddr3_tip_legacy_dynamic_write_leveling(u32 dev_num);
  290. int ddr3_tip_dynamic_write_leveling(u32 dev_num);
  291. int ddr3_tip_dynamic_write_leveling_supp(u32 dev_num);
  292. int ddr3_tip_static_init_controller(u32 dev_num);
  293. int ddr3_tip_configure_phy(u32 dev_num);
  294. int ddr3_tip_load_pattern_to_odpg(u32 dev_num, enum hws_access_type access_type,
  295. u32 if_id, enum hws_pattern pattern,
  296. u32 load_addr);
  297. int ddr3_tip_load_pattern_to_mem(u32 dev_num, enum hws_pattern e_pattern);
  298. int ddr3_tip_configure_odpg(u32 dev_num, enum hws_access_type access_type,
  299. u32 if_id, enum hws_dir direction, u32 tx_phases,
  300. u32 tx_burst_size, u32 rx_phases,
  301. u32 delay_between_burst, u32 rd_mode, u32 cs_num,
  302. u32 addr_stress_jump, u32 single_pattern);
  303. int ddr3_tip_set_atr(u32 dev_num, u32 flag_id, u32 value);
  304. int ddr3_tip_write_mrs_cmd(u32 dev_num, u32 *cs_mask_arr, u32 cmd, u32 data,
  305. u32 mask);
  306. int ddr3_tip_write_cs_result(u32 dev_num, u32 offset);
  307. int ddr3_tip_get_first_active_if(u8 dev_num, u32 interface_mask, u32 *if_id);
  308. int ddr3_tip_reset_fifo_ptr(u32 dev_num);
  309. int read_pup_value(int pup_values[MAX_INTERFACE_NUM * MAX_BUS_NUM],
  310. int reg_addr, u32 mask);
  311. int read_adll_value(u32 pup_values[MAX_INTERFACE_NUM * MAX_BUS_NUM],
  312. int reg_addr, u32 mask);
  313. int write_adll_value(u32 pup_values[MAX_INTERFACE_NUM * MAX_BUS_NUM],
  314. int reg_addr);
  315. int ddr3_tip_tune_training_params(u32 dev_num,
  316. struct tune_train_params *params);
  317. #endif /* _DDR3_TRAINING_IP_FLOW_H_ */