ddr3_training_ip_bist.h 1.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354
  1. /*
  2. * Copyright (C) Marvell International Ltd. and its affiliates
  3. *
  4. * SPDX-License-Identifier: GPL-2.0
  5. */
  6. #ifndef _DDR3_TRAINING_IP_BIST_H_
  7. #define _DDR3_TRAINING_IP_BIST_H_
  8. #include "ddr3_training_ip.h"
  9. enum hws_bist_operation {
  10. BIST_STOP = 0,
  11. BIST_START = 1
  12. };
  13. enum hws_stress_jump {
  14. STRESS_NONE = 0,
  15. STRESS_ENABLE = 1
  16. };
  17. enum hws_pattern_duration {
  18. DURATION_SINGLE = 0,
  19. DURATION_STOP_AT_FAIL = 1,
  20. DURATION_ADDRESS = 2,
  21. DURATION_CONT = 4
  22. };
  23. struct bist_result {
  24. u32 bist_error_cnt;
  25. u32 bist_fail_low;
  26. u32 bist_fail_high;
  27. u32 bist_last_fail_addr;
  28. };
  29. int ddr3_tip_bist_read_result(u32 dev_num, u32 if_id,
  30. struct bist_result *pst_bist_result);
  31. int ddr3_tip_bist_activate(u32 dev_num, enum hws_pattern pattern,
  32. enum hws_access_type access_type,
  33. u32 if_num, enum hws_dir direction,
  34. enum hws_stress_jump addr_stress_jump,
  35. enum hws_pattern_duration duration,
  36. enum hws_bist_operation oper_type,
  37. u32 offset, u32 cs_num, u32 pattern_addr_length);
  38. int hws_ddr3_run_bist(u32 dev_num, enum hws_pattern pattern, u32 *result,
  39. u32 cs_num);
  40. int ddr3_tip_run_sweep_test(int dev_num, u32 repeat_num, u32 direction,
  41. u32 mode);
  42. int ddr3_tip_print_regs(u32 dev_num);
  43. int ddr3_tip_reg_dump(u32 dev_num);
  44. int run_xsb_test(u32 dev_num, u32 mem_addr, u32 write_type, u32 read_type,
  45. u32 burst_length);
  46. #endif /* _DDR3_TRAINING_IP_BIST_H_ */