ddr3_debug.c 37 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536
  1. /*
  2. * Copyright (C) Marvell International Ltd. and its affiliates
  3. *
  4. * SPDX-License-Identifier: GPL-2.0
  5. */
  6. #include <common.h>
  7. #include <i2c.h>
  8. #include <spl.h>
  9. #include <asm/io.h>
  10. #include <asm/arch/cpu.h>
  11. #include <asm/arch/soc.h>
  12. #include "ddr3_init.h"
  13. u8 is_reg_dump = 0;
  14. u8 debug_pbs = DEBUG_LEVEL_ERROR;
  15. /*
  16. * API to change flags outside of the lib
  17. */
  18. #ifndef SILENT_LIB
  19. /* Debug flags for other Training modules */
  20. u8 debug_training_static = DEBUG_LEVEL_ERROR;
  21. u8 debug_training = DEBUG_LEVEL_ERROR;
  22. u8 debug_leveling = DEBUG_LEVEL_ERROR;
  23. u8 debug_centralization = DEBUG_LEVEL_ERROR;
  24. u8 debug_training_ip = DEBUG_LEVEL_ERROR;
  25. u8 debug_training_bist = DEBUG_LEVEL_ERROR;
  26. u8 debug_training_hw_alg = DEBUG_LEVEL_ERROR;
  27. u8 debug_training_access = DEBUG_LEVEL_ERROR;
  28. u8 debug_training_a38x = DEBUG_LEVEL_ERROR;
  29. void ddr3_hws_set_log_level(enum ddr_lib_debug_block block, u8 level)
  30. {
  31. switch (block) {
  32. case DEBUG_BLOCK_STATIC:
  33. debug_training_static = level;
  34. break;
  35. case DEBUG_BLOCK_TRAINING_MAIN:
  36. debug_training = level;
  37. break;
  38. case DEBUG_BLOCK_LEVELING:
  39. debug_leveling = level;
  40. break;
  41. case DEBUG_BLOCK_CENTRALIZATION:
  42. debug_centralization = level;
  43. break;
  44. case DEBUG_BLOCK_PBS:
  45. debug_pbs = level;
  46. break;
  47. case DEBUG_BLOCK_ALG:
  48. debug_training_hw_alg = level;
  49. break;
  50. case DEBUG_BLOCK_DEVICE:
  51. debug_training_a38x = level;
  52. break;
  53. case DEBUG_BLOCK_ACCESS:
  54. debug_training_access = level;
  55. break;
  56. case DEBUG_STAGES_REG_DUMP:
  57. if (level == DEBUG_LEVEL_TRACE)
  58. is_reg_dump = 1;
  59. else
  60. is_reg_dump = 0;
  61. break;
  62. case DEBUG_BLOCK_ALL:
  63. default:
  64. debug_training_static = level;
  65. debug_training = level;
  66. debug_leveling = level;
  67. debug_centralization = level;
  68. debug_pbs = level;
  69. debug_training_hw_alg = level;
  70. debug_training_access = level;
  71. debug_training_a38x = level;
  72. }
  73. }
  74. #else
  75. void ddr3_hws_set_log_level(enum ddr_lib_debug_block block, u8 level)
  76. {
  77. return;
  78. }
  79. #endif
  80. struct hws_tip_config_func_db config_func_info[HWS_MAX_DEVICE_NUM];
  81. u8 is_default_centralization = 0;
  82. u8 is_tune_result = 0;
  83. u8 is_validate_window_per_if = 0;
  84. u8 is_validate_window_per_pup = 0;
  85. u8 sweep_cnt = 1;
  86. u32 is_bist_reset_bit = 1;
  87. static struct hws_xsb_info xsb_info[HWS_MAX_DEVICE_NUM];
  88. /*
  89. * Dump Dunit & Phy registers
  90. */
  91. int ddr3_tip_reg_dump(u32 dev_num)
  92. {
  93. u32 if_id, reg_addr, data_value, bus_id;
  94. u32 read_data[MAX_INTERFACE_NUM];
  95. struct hws_topology_map *tm = ddr3_get_topology_map();
  96. printf("-- dunit registers --\n");
  97. for (reg_addr = 0x1400; reg_addr < 0x19f0; reg_addr += 4) {
  98. printf("0x%x ", reg_addr);
  99. for (if_id = 0; if_id <= MAX_INTERFACE_NUM - 1; if_id++) {
  100. VALIDATE_ACTIVE(tm->if_act_mask, if_id);
  101. CHECK_STATUS(ddr3_tip_if_read
  102. (dev_num, ACCESS_TYPE_UNICAST,
  103. if_id, reg_addr, read_data,
  104. MASK_ALL_BITS));
  105. printf("0x%x ", read_data[if_id]);
  106. }
  107. printf("\n");
  108. }
  109. printf("-- Phy registers --\n");
  110. for (reg_addr = 0; reg_addr <= 0xff; reg_addr++) {
  111. printf("0x%x ", reg_addr);
  112. for (if_id = 0; if_id <= MAX_INTERFACE_NUM - 1; if_id++) {
  113. VALIDATE_ACTIVE(tm->if_act_mask, if_id);
  114. for (bus_id = 0;
  115. bus_id < tm->num_of_bus_per_interface;
  116. bus_id++) {
  117. VALIDATE_ACTIVE(tm->bus_act_mask, bus_id);
  118. CHECK_STATUS(ddr3_tip_bus_read
  119. (dev_num, if_id,
  120. ACCESS_TYPE_UNICAST, bus_id,
  121. DDR_PHY_DATA, reg_addr,
  122. &data_value));
  123. printf("0x%x ", data_value);
  124. }
  125. for (bus_id = 0;
  126. bus_id < tm->num_of_bus_per_interface;
  127. bus_id++) {
  128. VALIDATE_ACTIVE(tm->bus_act_mask, bus_id);
  129. CHECK_STATUS(ddr3_tip_bus_read
  130. (dev_num, if_id,
  131. ACCESS_TYPE_UNICAST, bus_id,
  132. DDR_PHY_CONTROL, reg_addr,
  133. &data_value));
  134. printf("0x%x ", data_value);
  135. }
  136. }
  137. printf("\n");
  138. }
  139. return MV_OK;
  140. }
  141. /*
  142. * Register access func registration
  143. */
  144. int ddr3_tip_init_config_func(u32 dev_num,
  145. struct hws_tip_config_func_db *config_func)
  146. {
  147. if (config_func == NULL)
  148. return MV_BAD_PARAM;
  149. memcpy(&config_func_info[dev_num], config_func,
  150. sizeof(struct hws_tip_config_func_db));
  151. return MV_OK;
  152. }
  153. /*
  154. * Get training result info pointer
  155. */
  156. enum hws_result *ddr3_tip_get_result_ptr(u32 stage)
  157. {
  158. return training_result[stage];
  159. }
  160. /*
  161. * Device info read
  162. */
  163. int ddr3_tip_get_device_info(u32 dev_num, struct ddr3_device_info *info_ptr)
  164. {
  165. if (config_func_info[dev_num].tip_get_device_info_func != NULL) {
  166. return config_func_info[dev_num].
  167. tip_get_device_info_func((u8) dev_num, info_ptr);
  168. }
  169. return MV_FAIL;
  170. }
  171. #ifndef EXCLUDE_SWITCH_DEBUG
  172. /*
  173. * Convert freq to character string
  174. */
  175. static char *convert_freq(enum hws_ddr_freq freq)
  176. {
  177. switch (freq) {
  178. case DDR_FREQ_LOW_FREQ:
  179. return "DDR_FREQ_LOW_FREQ";
  180. case DDR_FREQ_400:
  181. return "400";
  182. case DDR_FREQ_533:
  183. return "533";
  184. case DDR_FREQ_667:
  185. return "667";
  186. case DDR_FREQ_800:
  187. return "800";
  188. case DDR_FREQ_933:
  189. return "933";
  190. case DDR_FREQ_1066:
  191. return "1066";
  192. case DDR_FREQ_311:
  193. return "311";
  194. case DDR_FREQ_333:
  195. return "333";
  196. case DDR_FREQ_467:
  197. return "467";
  198. case DDR_FREQ_850:
  199. return "850";
  200. case DDR_FREQ_900:
  201. return "900";
  202. case DDR_FREQ_360:
  203. return "DDR_FREQ_360";
  204. case DDR_FREQ_1000:
  205. return "DDR_FREQ_1000";
  206. default:
  207. return "Unknown Frequency";
  208. }
  209. }
  210. /*
  211. * Convert device ID to character string
  212. */
  213. static char *convert_dev_id(u32 dev_id)
  214. {
  215. switch (dev_id) {
  216. case 0x6800:
  217. return "A38xx";
  218. case 0x6900:
  219. return "A39XX";
  220. case 0xf400:
  221. return "AC3";
  222. case 0xfc00:
  223. return "BC2";
  224. default:
  225. return "Unknown Device";
  226. }
  227. }
  228. /*
  229. * Convert device ID to character string
  230. */
  231. static char *convert_mem_size(u32 dev_id)
  232. {
  233. switch (dev_id) {
  234. case 0:
  235. return "512 MB";
  236. case 1:
  237. return "1 GB";
  238. case 2:
  239. return "2 GB";
  240. case 3:
  241. return "4 GB";
  242. case 4:
  243. return "8 GB";
  244. default:
  245. return "wrong mem size";
  246. }
  247. }
  248. int print_device_info(u8 dev_num)
  249. {
  250. struct ddr3_device_info info_ptr;
  251. struct hws_topology_map *tm = ddr3_get_topology_map();
  252. CHECK_STATUS(ddr3_tip_get_device_info(dev_num, &info_ptr));
  253. printf("=== DDR setup START===\n");
  254. printf("\tDevice ID: %s\n", convert_dev_id(info_ptr.device_id));
  255. printf("\tDDR3 CK delay: %d\n", info_ptr.ck_delay);
  256. print_topology(tm);
  257. printf("=== DDR setup END===\n");
  258. return MV_OK;
  259. }
  260. void hws_ddr3_tip_sweep_test(int enable)
  261. {
  262. if (enable) {
  263. is_validate_window_per_if = 1;
  264. is_validate_window_per_pup = 1;
  265. debug_training = DEBUG_LEVEL_TRACE;
  266. } else {
  267. is_validate_window_per_if = 0;
  268. is_validate_window_per_pup = 0;
  269. }
  270. }
  271. #endif
  272. char *ddr3_tip_convert_tune_result(enum hws_result tune_result)
  273. {
  274. switch (tune_result) {
  275. case TEST_FAILED:
  276. return "FAILED";
  277. case TEST_SUCCESS:
  278. return "PASS";
  279. case NO_TEST_DONE:
  280. return "NOT COMPLETED";
  281. default:
  282. return "Un-KNOWN";
  283. }
  284. }
  285. /*
  286. * Print log info
  287. */
  288. int ddr3_tip_print_log(u32 dev_num, u32 mem_addr)
  289. {
  290. u32 if_id = 0;
  291. struct hws_topology_map *tm = ddr3_get_topology_map();
  292. mem_addr = mem_addr;
  293. #ifndef EXCLUDE_SWITCH_DEBUG
  294. if ((is_validate_window_per_if != 0) ||
  295. (is_validate_window_per_pup != 0)) {
  296. u32 is_pup_log = 0;
  297. enum hws_ddr_freq freq;
  298. freq = tm->interface_params[first_active_if].memory_freq;
  299. is_pup_log = (is_validate_window_per_pup != 0) ? 1 : 0;
  300. printf("===VALIDATE WINDOW LOG START===\n");
  301. printf("DDR Frequency: %s ======\n", convert_freq(freq));
  302. /* print sweep windows */
  303. ddr3_tip_run_sweep_test(dev_num, sweep_cnt, 1, is_pup_log);
  304. ddr3_tip_run_sweep_test(dev_num, sweep_cnt, 0, is_pup_log);
  305. ddr3_tip_print_all_pbs_result(dev_num);
  306. ddr3_tip_print_wl_supp_result(dev_num);
  307. printf("===VALIDATE WINDOW LOG END ===\n");
  308. CHECK_STATUS(ddr3_tip_restore_dunit_regs(dev_num));
  309. ddr3_tip_reg_dump(dev_num);
  310. }
  311. #endif
  312. for (if_id = 0; if_id <= MAX_INTERFACE_NUM - 1; if_id++) {
  313. VALIDATE_ACTIVE(tm->if_act_mask, if_id);
  314. DEBUG_TRAINING_IP(DEBUG_LEVEL_INFO,
  315. ("IF %d Status:\n", if_id));
  316. if (mask_tune_func & INIT_CONTROLLER_MASK_BIT) {
  317. DEBUG_TRAINING_IP(DEBUG_LEVEL_INFO,
  318. ("\tInit Controller: %s\n",
  319. ddr3_tip_convert_tune_result
  320. (training_result[INIT_CONTROLLER]
  321. [if_id])));
  322. }
  323. if (mask_tune_func & SET_LOW_FREQ_MASK_BIT) {
  324. DEBUG_TRAINING_IP(DEBUG_LEVEL_INFO,
  325. ("\tLow freq Config: %s\n",
  326. ddr3_tip_convert_tune_result
  327. (training_result[SET_LOW_FREQ]
  328. [if_id])));
  329. }
  330. if (mask_tune_func & LOAD_PATTERN_MASK_BIT) {
  331. DEBUG_TRAINING_IP(DEBUG_LEVEL_INFO,
  332. ("\tLoad Pattern: %s\n",
  333. ddr3_tip_convert_tune_result
  334. (training_result[LOAD_PATTERN]
  335. [if_id])));
  336. }
  337. if (mask_tune_func & SET_MEDIUM_FREQ_MASK_BIT) {
  338. DEBUG_TRAINING_IP(DEBUG_LEVEL_INFO,
  339. ("\tMedium freq Config: %s\n",
  340. ddr3_tip_convert_tune_result
  341. (training_result[SET_MEDIUM_FREQ]
  342. [if_id])));
  343. }
  344. if (mask_tune_func & WRITE_LEVELING_MASK_BIT) {
  345. DEBUG_TRAINING_IP(DEBUG_LEVEL_INFO,
  346. ("\tWL: %s\n",
  347. ddr3_tip_convert_tune_result
  348. (training_result[WRITE_LEVELING]
  349. [if_id])));
  350. }
  351. if (mask_tune_func & LOAD_PATTERN_2_MASK_BIT) {
  352. DEBUG_TRAINING_IP(DEBUG_LEVEL_INFO,
  353. ("\tLoad Pattern: %s\n",
  354. ddr3_tip_convert_tune_result
  355. (training_result[LOAD_PATTERN_2]
  356. [if_id])));
  357. }
  358. if (mask_tune_func & READ_LEVELING_MASK_BIT) {
  359. DEBUG_TRAINING_IP(DEBUG_LEVEL_INFO,
  360. ("\tRL: %s\n",
  361. ddr3_tip_convert_tune_result
  362. (training_result[READ_LEVELING]
  363. [if_id])));
  364. }
  365. if (mask_tune_func & WRITE_LEVELING_SUPP_MASK_BIT) {
  366. DEBUG_TRAINING_IP(DEBUG_LEVEL_INFO,
  367. ("\tWL Supp: %s\n",
  368. ddr3_tip_convert_tune_result
  369. (training_result[WRITE_LEVELING_SUPP]
  370. [if_id])));
  371. }
  372. if (mask_tune_func & PBS_RX_MASK_BIT) {
  373. DEBUG_TRAINING_IP(DEBUG_LEVEL_INFO,
  374. ("\tPBS RX: %s\n",
  375. ddr3_tip_convert_tune_result
  376. (training_result[PBS_RX]
  377. [if_id])));
  378. }
  379. if (mask_tune_func & PBS_TX_MASK_BIT) {
  380. DEBUG_TRAINING_IP(DEBUG_LEVEL_INFO,
  381. ("\tPBS TX: %s\n",
  382. ddr3_tip_convert_tune_result
  383. (training_result[PBS_TX]
  384. [if_id])));
  385. }
  386. if (mask_tune_func & SET_TARGET_FREQ_MASK_BIT) {
  387. DEBUG_TRAINING_IP(DEBUG_LEVEL_INFO,
  388. ("\tTarget freq Config: %s\n",
  389. ddr3_tip_convert_tune_result
  390. (training_result[SET_TARGET_FREQ]
  391. [if_id])));
  392. }
  393. if (mask_tune_func & WRITE_LEVELING_TF_MASK_BIT) {
  394. DEBUG_TRAINING_IP(DEBUG_LEVEL_INFO,
  395. ("\tWL TF: %s\n",
  396. ddr3_tip_convert_tune_result
  397. (training_result[WRITE_LEVELING_TF]
  398. [if_id])));
  399. }
  400. if (mask_tune_func & READ_LEVELING_TF_MASK_BIT) {
  401. DEBUG_TRAINING_IP(DEBUG_LEVEL_INFO,
  402. ("\tRL TF: %s\n",
  403. ddr3_tip_convert_tune_result
  404. (training_result[READ_LEVELING_TF]
  405. [if_id])));
  406. }
  407. if (mask_tune_func & WRITE_LEVELING_SUPP_TF_MASK_BIT) {
  408. DEBUG_TRAINING_IP(DEBUG_LEVEL_INFO,
  409. ("\tWL TF Supp: %s\n",
  410. ddr3_tip_convert_tune_result
  411. (training_result
  412. [WRITE_LEVELING_SUPP_TF]
  413. [if_id])));
  414. }
  415. if (mask_tune_func & CENTRALIZATION_RX_MASK_BIT) {
  416. DEBUG_TRAINING_IP(DEBUG_LEVEL_INFO,
  417. ("\tCentr RX: %s\n",
  418. ddr3_tip_convert_tune_result
  419. (training_result[CENTRALIZATION_RX]
  420. [if_id])));
  421. }
  422. if (mask_tune_func & VREF_CALIBRATION_MASK_BIT) {
  423. DEBUG_TRAINING_IP(DEBUG_LEVEL_INFO,
  424. ("\tVREF_CALIBRATION: %s\n",
  425. ddr3_tip_convert_tune_result
  426. (training_result[VREF_CALIBRATION]
  427. [if_id])));
  428. }
  429. if (mask_tune_func & CENTRALIZATION_TX_MASK_BIT) {
  430. DEBUG_TRAINING_IP(DEBUG_LEVEL_INFO,
  431. ("\tCentr TX: %s\n",
  432. ddr3_tip_convert_tune_result
  433. (training_result[CENTRALIZATION_TX]
  434. [if_id])));
  435. }
  436. }
  437. return MV_OK;
  438. }
  439. /*
  440. * Print stability log info
  441. */
  442. int ddr3_tip_print_stability_log(u32 dev_num)
  443. {
  444. u8 if_id = 0, csindex = 0, bus_id = 0, idx = 0;
  445. u32 reg_data;
  446. u32 read_data[MAX_INTERFACE_NUM];
  447. u32 max_cs = hws_ddr3_tip_max_cs_get();
  448. struct hws_topology_map *tm = ddr3_get_topology_map();
  449. /* Title print */
  450. for (if_id = 0; if_id < MAX_INTERFACE_NUM; if_id++) {
  451. VALIDATE_ACTIVE(tm->if_act_mask, if_id);
  452. printf("Title: I/F# , Tj, Calibration_n0, Calibration_p0, Calibration_n1, Calibration_p1, Calibration_n2, Calibration_p2,");
  453. for (csindex = 0; csindex < max_cs; csindex++) {
  454. printf("CS%d , ", csindex);
  455. printf("\n");
  456. VALIDATE_ACTIVE(tm->bus_act_mask, bus_id);
  457. printf("VWTx, VWRx, WL_tot, WL_ADLL, WL_PH, RL_Tot, RL_ADLL, RL_PH, RL_Smp, Cen_tx, Cen_rx, Vref, DQVref,");
  458. printf("\t\t");
  459. for (idx = 0; idx < 11; idx++)
  460. printf("PBSTx-Pad%d,", idx);
  461. printf("\t\t");
  462. for (idx = 0; idx < 11; idx++)
  463. printf("PBSRx-Pad%d,", idx);
  464. }
  465. }
  466. printf("\n");
  467. /* Data print */
  468. for (if_id = 0; if_id < MAX_INTERFACE_NUM; if_id++) {
  469. VALIDATE_ACTIVE(tm->if_act_mask, if_id);
  470. printf("Data: %d,%d,", if_id,
  471. (config_func_info[dev_num].tip_get_temperature != NULL)
  472. ? (config_func_info[dev_num].
  473. tip_get_temperature(dev_num)) : (0));
  474. CHECK_STATUS(ddr3_tip_if_read
  475. (dev_num, ACCESS_TYPE_UNICAST, if_id, 0x14c8,
  476. read_data, MASK_ALL_BITS));
  477. printf("%d,%d,", ((read_data[if_id] & 0x3f0) >> 4),
  478. ((read_data[if_id] & 0xfc00) >> 10));
  479. CHECK_STATUS(ddr3_tip_if_read
  480. (dev_num, ACCESS_TYPE_UNICAST, if_id, 0x17c8,
  481. read_data, MASK_ALL_BITS));
  482. printf("%d,%d,", ((read_data[if_id] & 0x3f0) >> 4),
  483. ((read_data[if_id] & 0xfc00) >> 10));
  484. CHECK_STATUS(ddr3_tip_if_read
  485. (dev_num, ACCESS_TYPE_UNICAST, if_id, 0x1dc8,
  486. read_data, MASK_ALL_BITS));
  487. printf("%d,%d,", ((read_data[if_id] & 0x3f0000) >> 16),
  488. ((read_data[if_id] & 0xfc00000) >> 22));
  489. for (csindex = 0; csindex < max_cs; csindex++) {
  490. printf("CS%d , ", csindex);
  491. for (bus_id = 0; bus_id < MAX_BUS_NUM; bus_id++) {
  492. printf("\n");
  493. VALIDATE_ACTIVE(tm->bus_act_mask, bus_id);
  494. ddr3_tip_bus_read(dev_num, if_id,
  495. ACCESS_TYPE_UNICAST,
  496. bus_id, DDR_PHY_DATA,
  497. RESULT_DB_PHY_REG_ADDR +
  498. csindex, &reg_data);
  499. printf("%d,%d,", (reg_data & 0x1f),
  500. ((reg_data & 0x3e0) >> 5));
  501. /* WL */
  502. ddr3_tip_bus_read(dev_num, if_id,
  503. ACCESS_TYPE_UNICAST,
  504. bus_id, DDR_PHY_DATA,
  505. WL_PHY_REG +
  506. csindex * 4, &reg_data);
  507. printf("%d,%d,%d,",
  508. (reg_data & 0x1f) +
  509. ((reg_data & 0x1c0) >> 6) * 32,
  510. (reg_data & 0x1f),
  511. (reg_data & 0x1c0) >> 6);
  512. /* RL */
  513. CHECK_STATUS(ddr3_tip_if_read
  514. (dev_num, ACCESS_TYPE_UNICAST,
  515. if_id,
  516. READ_DATA_SAMPLE_DELAY,
  517. read_data, MASK_ALL_BITS));
  518. read_data[if_id] =
  519. (read_data[if_id] &
  520. (0xf << (4 * csindex))) >>
  521. (4 * csindex);
  522. ddr3_tip_bus_read(dev_num, if_id,
  523. ACCESS_TYPE_UNICAST, bus_id,
  524. DDR_PHY_DATA,
  525. RL_PHY_REG + csindex * 4,
  526. &reg_data);
  527. printf("%d,%d,%d,%d,",
  528. (reg_data & 0x1f) +
  529. ((reg_data & 0x1c0) >> 6) * 32 +
  530. read_data[if_id] * 64,
  531. (reg_data & 0x1f),
  532. ((reg_data & 0x1c0) >> 6),
  533. read_data[if_id]);
  534. /* Centralization */
  535. ddr3_tip_bus_read(dev_num, if_id,
  536. ACCESS_TYPE_UNICAST, bus_id,
  537. DDR_PHY_DATA,
  538. WRITE_CENTRALIZATION_PHY_REG
  539. + csindex * 4, &reg_data);
  540. printf("%d,", (reg_data & 0x3f));
  541. ddr3_tip_bus_read(dev_num, if_id,
  542. ACCESS_TYPE_UNICAST, bus_id,
  543. DDR_PHY_DATA,
  544. READ_CENTRALIZATION_PHY_REG
  545. + csindex * 4, &reg_data);
  546. printf("%d,", (reg_data & 0x1f));
  547. /* Vref */
  548. ddr3_tip_bus_read(dev_num, if_id,
  549. ACCESS_TYPE_UNICAST, bus_id,
  550. DDR_PHY_DATA,
  551. PAD_CONFIG_PHY_REG,
  552. &reg_data);
  553. printf("%d,", (reg_data & 0x7));
  554. /* DQVref */
  555. /* Need to add the Read Function from device */
  556. printf("%d,", 0);
  557. printf("\t\t");
  558. for (idx = 0; idx < 11; idx++) {
  559. ddr3_tip_bus_read(dev_num, if_id,
  560. ACCESS_TYPE_UNICAST,
  561. bus_id, DDR_PHY_DATA,
  562. 0xd0 +
  563. 12 * csindex +
  564. idx, &reg_data);
  565. printf("%d,", (reg_data & 0x3f));
  566. }
  567. printf("\t\t");
  568. for (idx = 0; idx < 11; idx++) {
  569. ddr3_tip_bus_read(dev_num, if_id,
  570. ACCESS_TYPE_UNICAST,
  571. bus_id, DDR_PHY_DATA,
  572. 0x10 +
  573. 16 * csindex +
  574. idx, &reg_data);
  575. printf("%d,", (reg_data & 0x3f));
  576. }
  577. printf("\t\t");
  578. for (idx = 0; idx < 11; idx++) {
  579. ddr3_tip_bus_read(dev_num, if_id,
  580. ACCESS_TYPE_UNICAST,
  581. bus_id, DDR_PHY_DATA,
  582. 0x50 +
  583. 16 * csindex +
  584. idx, &reg_data);
  585. printf("%d,", (reg_data & 0x3f));
  586. }
  587. }
  588. }
  589. }
  590. printf("\n");
  591. return MV_OK;
  592. }
  593. /*
  594. * Register XSB information
  595. */
  596. int ddr3_tip_register_xsb_info(u32 dev_num, struct hws_xsb_info *xsb_info_table)
  597. {
  598. memcpy(&xsb_info[dev_num], xsb_info_table, sizeof(struct hws_xsb_info));
  599. return MV_OK;
  600. }
  601. /*
  602. * Read ADLL Value
  603. */
  604. int read_adll_value(u32 pup_values[MAX_INTERFACE_NUM * MAX_BUS_NUM],
  605. int reg_addr, u32 mask)
  606. {
  607. u32 data_value;
  608. u32 if_id = 0, bus_id = 0;
  609. u32 dev_num = 0;
  610. struct hws_topology_map *tm = ddr3_get_topology_map();
  611. /*
  612. * multi CS support - reg_addr is calucalated in calling function
  613. * with CS offset
  614. */
  615. for (if_id = 0; if_id <= MAX_INTERFACE_NUM - 1; if_id++) {
  616. VALIDATE_ACTIVE(tm->if_act_mask, if_id);
  617. for (bus_id = 0; bus_id < tm->num_of_bus_per_interface;
  618. bus_id++) {
  619. VALIDATE_ACTIVE(tm->bus_act_mask, bus_id);
  620. CHECK_STATUS(ddr3_tip_bus_read(dev_num, if_id,
  621. ACCESS_TYPE_UNICAST,
  622. bus_id,
  623. DDR_PHY_DATA, reg_addr,
  624. &data_value));
  625. pup_values[if_id *
  626. tm->num_of_bus_per_interface + bus_id] =
  627. data_value & mask;
  628. }
  629. }
  630. return 0;
  631. }
  632. /*
  633. * Write ADLL Value
  634. */
  635. int write_adll_value(u32 pup_values[MAX_INTERFACE_NUM * MAX_BUS_NUM],
  636. int reg_addr)
  637. {
  638. u32 if_id = 0, bus_id = 0;
  639. u32 dev_num = 0, data;
  640. struct hws_topology_map *tm = ddr3_get_topology_map();
  641. /*
  642. * multi CS support - reg_addr is calucalated in calling function
  643. * with CS offset
  644. */
  645. for (if_id = 0; if_id <= MAX_INTERFACE_NUM - 1; if_id++) {
  646. VALIDATE_ACTIVE(tm->if_act_mask, if_id);
  647. for (bus_id = 0; bus_id < tm->num_of_bus_per_interface;
  648. bus_id++) {
  649. VALIDATE_ACTIVE(tm->bus_act_mask, bus_id);
  650. data = pup_values[if_id *
  651. tm->num_of_bus_per_interface +
  652. bus_id];
  653. CHECK_STATUS(ddr3_tip_bus_write(dev_num,
  654. ACCESS_TYPE_UNICAST,
  655. if_id,
  656. ACCESS_TYPE_UNICAST,
  657. bus_id, DDR_PHY_DATA,
  658. reg_addr, data));
  659. }
  660. }
  661. return 0;
  662. }
  663. #ifndef EXCLUDE_SWITCH_DEBUG
  664. u32 rl_version = 1; /* 0 - old RL machine */
  665. struct hws_tip_config_func_db config_func_info[HWS_MAX_DEVICE_NUM];
  666. u32 start_xsb_offset = 0;
  667. u8 is_rl_old = 0;
  668. u8 is_freq_old = 0;
  669. u8 is_dfs_disabled = 0;
  670. u32 default_centrlization_value = 0x12;
  671. u32 vref = 0x4;
  672. u32 activate_select_before_run_alg = 1, activate_deselect_after_run_alg = 1,
  673. rl_test = 0, reset_read_fifo = 0;
  674. int debug_acc = 0;
  675. u32 ctrl_sweepres[ADLL_LENGTH][MAX_INTERFACE_NUM][MAX_BUS_NUM];
  676. u32 ctrl_adll[MAX_CS_NUM * MAX_INTERFACE_NUM * MAX_BUS_NUM];
  677. u8 cs_mask_reg[] = {
  678. 0, 4, 8, 12, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0
  679. };
  680. u32 xsb_test_table[][8] = {
  681. {0x00000000, 0x11111111, 0x22222222, 0x33333333, 0x44444444, 0x55555555,
  682. 0x66666666, 0x77777777},
  683. {0x88888888, 0x99999999, 0xaaaaaaaa, 0xbbbbbbbb, 0xcccccccc, 0xdddddddd,
  684. 0xeeeeeeee, 0xffffffff},
  685. {0x00000000, 0xffffffff, 0x00000000, 0xffffffff, 0x00000000, 0xffffffff,
  686. 0x00000000, 0xffffffff},
  687. {0x00000000, 0xffffffff, 0x00000000, 0xffffffff, 0x00000000, 0xffffffff,
  688. 0x00000000, 0xffffffff},
  689. {0x00000000, 0xffffffff, 0x00000000, 0xffffffff, 0x00000000, 0xffffffff,
  690. 0x00000000, 0xffffffff},
  691. {0x00000000, 0xffffffff, 0x00000000, 0xffffffff, 0x00000000, 0xffffffff,
  692. 0x00000000, 0xffffffff},
  693. {0x00000000, 0x00000000, 0xffffffff, 0xffffffff, 0x00000000, 0x00000000,
  694. 0xffffffff, 0xffffffff},
  695. {0x00000000, 0x00000000, 0x00000000, 0xffffffff, 0x00000000, 0x00000000,
  696. 0x00000000, 0x00000000},
  697. {0xffffffff, 0xffffffff, 0xffffffff, 0xffffffff, 0x00000000, 0xffffffff,
  698. 0xffffffff, 0xffffffff}
  699. };
  700. static int ddr3_tip_access_atr(u32 dev_num, u32 flag_id, u32 value, u32 **ptr);
  701. int ddr3_tip_print_adll(void)
  702. {
  703. u32 bus_cnt = 0, if_id, data_p1, data_p2, ui_data3, dev_num = 0;
  704. struct hws_topology_map *tm = ddr3_get_topology_map();
  705. for (if_id = 0; if_id <= MAX_INTERFACE_NUM - 1; if_id++) {
  706. VALIDATE_ACTIVE(tm->if_act_mask, if_id);
  707. for (bus_cnt = 0; bus_cnt < GET_TOPOLOGY_NUM_OF_BUSES();
  708. bus_cnt++) {
  709. VALIDATE_ACTIVE(tm->bus_act_mask, bus_cnt);
  710. CHECK_STATUS(ddr3_tip_bus_read
  711. (dev_num, if_id,
  712. ACCESS_TYPE_UNICAST, bus_cnt,
  713. DDR_PHY_DATA, 0x1, &data_p1));
  714. CHECK_STATUS(ddr3_tip_bus_read
  715. (dev_num, if_id, ACCESS_TYPE_UNICAST,
  716. bus_cnt, DDR_PHY_DATA, 0x2, &data_p2));
  717. CHECK_STATUS(ddr3_tip_bus_read
  718. (dev_num, if_id, ACCESS_TYPE_UNICAST,
  719. bus_cnt, DDR_PHY_DATA, 0x3, &ui_data3));
  720. DEBUG_TRAINING_IP(DEBUG_LEVEL_TRACE,
  721. (" IF %d bus_cnt %d phy_reg_1_data 0x%x phy_reg_2_data 0x%x phy_reg_3_data 0x%x\n",
  722. if_id, bus_cnt, data_p1, data_p2,
  723. ui_data3));
  724. }
  725. }
  726. return MV_OK;
  727. }
  728. /*
  729. * Set attribute value
  730. */
  731. int ddr3_tip_set_atr(u32 dev_num, u32 flag_id, u32 value)
  732. {
  733. int ret;
  734. u32 *ptr_flag = NULL;
  735. ret = ddr3_tip_access_atr(dev_num, flag_id, value, &ptr_flag);
  736. if (ptr_flag != NULL) {
  737. printf("ddr3_tip_set_atr Flag ID 0x%x value is set to 0x%x (was 0x%x)\n",
  738. flag_id, value, *ptr_flag);
  739. *ptr_flag = value;
  740. } else {
  741. printf("ddr3_tip_set_atr Flag ID 0x%x value is set to 0x%x\n",
  742. flag_id, value);
  743. }
  744. return ret;
  745. }
  746. /*
  747. * Access attribute
  748. */
  749. static int ddr3_tip_access_atr(u32 dev_num, u32 flag_id, u32 value, u32 **ptr)
  750. {
  751. u32 tmp_val = 0, if_id = 0, pup_id = 0;
  752. struct hws_topology_map *tm = ddr3_get_topology_map();
  753. dev_num = dev_num;
  754. *ptr = NULL;
  755. switch (flag_id) {
  756. case 0:
  757. *ptr = (u32 *)&(tm->if_act_mask);
  758. break;
  759. case 0x1:
  760. *ptr = (u32 *)&mask_tune_func;
  761. break;
  762. case 0x2:
  763. *ptr = (u32 *)&low_freq;
  764. break;
  765. case 0x3:
  766. *ptr = (u32 *)&medium_freq;
  767. break;
  768. case 0x4:
  769. *ptr = (u32 *)&generic_init_controller;
  770. break;
  771. case 0x5:
  772. *ptr = (u32 *)&rl_version;
  773. break;
  774. case 0x8:
  775. *ptr = (u32 *)&start_xsb_offset;
  776. break;
  777. case 0x20:
  778. *ptr = (u32 *)&is_rl_old;
  779. break;
  780. case 0x21:
  781. *ptr = (u32 *)&is_freq_old;
  782. break;
  783. case 0x23:
  784. *ptr = (u32 *)&is_dfs_disabled;
  785. break;
  786. case 0x24:
  787. *ptr = (u32 *)&is_pll_before_init;
  788. break;
  789. case 0x25:
  790. *ptr = (u32 *)&is_adll_calib_before_init;
  791. break;
  792. #ifdef STATIC_ALGO_SUPPORT
  793. case 0x26:
  794. *ptr = (u32 *)&(silicon_delay[0]);
  795. break;
  796. case 0x27:
  797. *ptr = (u32 *)&wl_debug_delay;
  798. break;
  799. #endif
  800. case 0x28:
  801. *ptr = (u32 *)&is_tune_result;
  802. break;
  803. case 0x29:
  804. *ptr = (u32 *)&is_validate_window_per_if;
  805. break;
  806. case 0x2a:
  807. *ptr = (u32 *)&is_validate_window_per_pup;
  808. break;
  809. case 0x30:
  810. *ptr = (u32 *)&sweep_cnt;
  811. break;
  812. case 0x31:
  813. *ptr = (u32 *)&is_bist_reset_bit;
  814. break;
  815. case 0x32:
  816. *ptr = (u32 *)&is_dfs_in_init;
  817. break;
  818. case 0x33:
  819. *ptr = (u32 *)&p_finger;
  820. break;
  821. case 0x34:
  822. *ptr = (u32 *)&n_finger;
  823. break;
  824. case 0x35:
  825. *ptr = (u32 *)&init_freq;
  826. break;
  827. case 0x36:
  828. *ptr = (u32 *)&(freq_val[DDR_FREQ_LOW_FREQ]);
  829. break;
  830. case 0x37:
  831. *ptr = (u32 *)&start_pattern;
  832. break;
  833. case 0x38:
  834. *ptr = (u32 *)&end_pattern;
  835. break;
  836. case 0x39:
  837. *ptr = (u32 *)&phy_reg0_val;
  838. break;
  839. case 0x4a:
  840. *ptr = (u32 *)&phy_reg1_val;
  841. break;
  842. case 0x4b:
  843. *ptr = (u32 *)&phy_reg2_val;
  844. break;
  845. case 0x4c:
  846. *ptr = (u32 *)&phy_reg3_val;
  847. break;
  848. case 0x4e:
  849. *ptr = (u32 *)&sweep_pattern;
  850. break;
  851. case 0x50:
  852. *ptr = (u32 *)&is_rzq6;
  853. break;
  854. case 0x51:
  855. *ptr = (u32 *)&znri_data_phy_val;
  856. break;
  857. case 0x52:
  858. *ptr = (u32 *)&zpri_data_phy_val;
  859. break;
  860. case 0x53:
  861. *ptr = (u32 *)&finger_test;
  862. break;
  863. case 0x54:
  864. *ptr = (u32 *)&n_finger_start;
  865. break;
  866. case 0x55:
  867. *ptr = (u32 *)&n_finger_end;
  868. break;
  869. case 0x56:
  870. *ptr = (u32 *)&p_finger_start;
  871. break;
  872. case 0x57:
  873. *ptr = (u32 *)&p_finger_end;
  874. break;
  875. case 0x58:
  876. *ptr = (u32 *)&p_finger_step;
  877. break;
  878. case 0x59:
  879. *ptr = (u32 *)&n_finger_step;
  880. break;
  881. case 0x5a:
  882. *ptr = (u32 *)&znri_ctrl_phy_val;
  883. break;
  884. case 0x5b:
  885. *ptr = (u32 *)&zpri_ctrl_phy_val;
  886. break;
  887. case 0x5c:
  888. *ptr = (u32 *)&is_reg_dump;
  889. break;
  890. case 0x5d:
  891. *ptr = (u32 *)&vref;
  892. break;
  893. case 0x5e:
  894. *ptr = (u32 *)&mode2_t;
  895. break;
  896. case 0x5f:
  897. *ptr = (u32 *)&xsb_validate_type;
  898. break;
  899. case 0x60:
  900. *ptr = (u32 *)&xsb_validation_base_address;
  901. break;
  902. case 0x67:
  903. *ptr = (u32 *)&activate_select_before_run_alg;
  904. break;
  905. case 0x68:
  906. *ptr = (u32 *)&activate_deselect_after_run_alg;
  907. break;
  908. case 0x69:
  909. *ptr = (u32 *)&odt_additional;
  910. break;
  911. case 0x70:
  912. *ptr = (u32 *)&debug_mode;
  913. break;
  914. case 0x71:
  915. *ptr = (u32 *)&pbs_pattern;
  916. break;
  917. case 0x72:
  918. *ptr = (u32 *)&delay_enable;
  919. break;
  920. case 0x73:
  921. *ptr = (u32 *)&ck_delay;
  922. break;
  923. case 0x74:
  924. *ptr = (u32 *)&ck_delay_16;
  925. break;
  926. case 0x75:
  927. *ptr = (u32 *)&ca_delay;
  928. break;
  929. case 0x100:
  930. *ptr = (u32 *)&debug_dunit;
  931. break;
  932. case 0x101:
  933. debug_acc = (int)value;
  934. break;
  935. case 0x102:
  936. debug_training = (u8)value;
  937. break;
  938. case 0x103:
  939. debug_training_bist = (u8)value;
  940. break;
  941. case 0x104:
  942. debug_centralization = (u8)value;
  943. break;
  944. case 0x105:
  945. debug_training_ip = (u8)value;
  946. break;
  947. case 0x106:
  948. debug_leveling = (u8)value;
  949. break;
  950. case 0x107:
  951. debug_pbs = (u8)value;
  952. break;
  953. case 0x108:
  954. debug_training_static = (u8)value;
  955. break;
  956. case 0x109:
  957. debug_training_access = (u8)value;
  958. break;
  959. case 0x112:
  960. *ptr = &start_pattern;
  961. break;
  962. case 0x113:
  963. *ptr = &end_pattern;
  964. break;
  965. default:
  966. if ((flag_id >= 0x200) && (flag_id < 0x210)) {
  967. if_id = flag_id - 0x200;
  968. *ptr = (u32 *)&(tm->interface_params
  969. [if_id].memory_freq);
  970. } else if ((flag_id >= 0x210) && (flag_id < 0x220)) {
  971. if_id = flag_id - 0x210;
  972. *ptr = (u32 *)&(tm->interface_params
  973. [if_id].speed_bin_index);
  974. } else if ((flag_id >= 0x220) && (flag_id < 0x230)) {
  975. if_id = flag_id - 0x220;
  976. *ptr = (u32 *)&(tm->interface_params
  977. [if_id].bus_width);
  978. } else if ((flag_id >= 0x230) && (flag_id < 0x240)) {
  979. if_id = flag_id - 0x230;
  980. *ptr = (u32 *)&(tm->interface_params
  981. [if_id].memory_size);
  982. } else if ((flag_id >= 0x240) && (flag_id < 0x250)) {
  983. if_id = flag_id - 0x240;
  984. *ptr = (u32 *)&(tm->interface_params
  985. [if_id].cas_l);
  986. } else if ((flag_id >= 0x250) && (flag_id < 0x260)) {
  987. if_id = flag_id - 0x250;
  988. *ptr = (u32 *)&(tm->interface_params
  989. [if_id].cas_wl);
  990. } else if ((flag_id >= 0x270) && (flag_id < 0x2cf)) {
  991. if_id = (flag_id - 0x270) / MAX_BUS_NUM;
  992. pup_id = (flag_id - 0x270) % MAX_BUS_NUM;
  993. *ptr = (u32 *)&(tm->interface_params[if_id].
  994. as_bus_params[pup_id].is_ck_swap);
  995. } else if ((flag_id >= 0x2d0) && (flag_id < 0x32f)) {
  996. if_id = (flag_id - 0x2d0) / MAX_BUS_NUM;
  997. pup_id = (flag_id - 0x2d0) % MAX_BUS_NUM;
  998. *ptr = (u32 *)&(tm->interface_params[if_id].
  999. as_bus_params[pup_id].is_dqs_swap);
  1000. } else if ((flag_id >= 0x330) && (flag_id < 0x38f)) {
  1001. if_id = (flag_id - 0x330) / MAX_BUS_NUM;
  1002. pup_id = (flag_id - 0x330) % MAX_BUS_NUM;
  1003. *ptr = (u32 *)&(tm->interface_params[if_id].
  1004. as_bus_params[pup_id].cs_bitmask);
  1005. } else if ((flag_id >= 0x390) && (flag_id < 0x3ef)) {
  1006. if_id = (flag_id - 0x390) / MAX_BUS_NUM;
  1007. pup_id = (flag_id - 0x390) % MAX_BUS_NUM;
  1008. *ptr = (u32 *)&(tm->interface_params
  1009. [if_id].as_bus_params
  1010. [pup_id].mirror_enable_bitmask);
  1011. } else if ((flag_id >= 0x500) && (flag_id <= 0x50f)) {
  1012. tmp_val = flag_id - 0x320;
  1013. *ptr = (u32 *)&(clamp_tbl[tmp_val]);
  1014. } else {
  1015. DEBUG_TRAINING_IP(DEBUG_LEVEL_ERROR,
  1016. ("flag_id out of boundary %d\n",
  1017. flag_id));
  1018. return MV_BAD_PARAM;
  1019. }
  1020. }
  1021. return MV_OK;
  1022. }
  1023. #ifndef EXCLUDE_SWITCH_DEBUG
  1024. /*
  1025. * Print ADLL
  1026. */
  1027. int print_adll(u32 dev_num, u32 adll[MAX_INTERFACE_NUM * MAX_BUS_NUM])
  1028. {
  1029. u32 i, j;
  1030. struct hws_topology_map *tm = ddr3_get_topology_map();
  1031. dev_num = dev_num;
  1032. for (j = 0; j < tm->num_of_bus_per_interface; j++) {
  1033. VALIDATE_ACTIVE(tm->bus_act_mask, j);
  1034. for (i = 0; i < MAX_INTERFACE_NUM; i++) {
  1035. printf("%d ,",
  1036. adll[i * tm->num_of_bus_per_interface + j]);
  1037. }
  1038. }
  1039. printf("\n");
  1040. return MV_OK;
  1041. }
  1042. #endif
  1043. /* byte_index - only byte 0, 1, 2, or 3, oxff - test all bytes */
  1044. static u32 ddr3_tip_compare(u32 if_id, u32 *p_src, u32 *p_dst,
  1045. u32 byte_index)
  1046. {
  1047. u32 burst_cnt = 0, addr_offset, i_id;
  1048. int b_is_fail = 0;
  1049. addr_offset =
  1050. (byte_index ==
  1051. 0xff) ? (u32) 0xffffffff : (u32) (0xff << (byte_index * 8));
  1052. for (burst_cnt = 0; burst_cnt < EXT_ACCESS_BURST_LENGTH; burst_cnt++) {
  1053. if ((p_src[burst_cnt] & addr_offset) !=
  1054. (p_dst[burst_cnt] & addr_offset))
  1055. b_is_fail = 1;
  1056. }
  1057. if (b_is_fail == 1) {
  1058. DEBUG_TRAINING_IP(DEBUG_LEVEL_ERROR,
  1059. ("IF %d exp: ", if_id));
  1060. for (i_id = 0; i_id <= MAX_INTERFACE_NUM - 1; i_id++) {
  1061. DEBUG_TRAINING_IP(DEBUG_LEVEL_ERROR,
  1062. ("0x%8x ", p_src[i_id]));
  1063. }
  1064. DEBUG_TRAINING_IP(DEBUG_LEVEL_ERROR,
  1065. ("\n_i_f %d rcv: ", if_id));
  1066. for (i_id = 0; i_id <= MAX_INTERFACE_NUM - 1; i_id++) {
  1067. DEBUG_TRAINING_IP(DEBUG_LEVEL_ERROR,
  1068. ("(0x%8x ", p_dst[i_id]));
  1069. }
  1070. DEBUG_TRAINING_IP(DEBUG_LEVEL_ERROR, ("\n "));
  1071. }
  1072. return b_is_fail;
  1073. }
  1074. /* test_type = 0-tx , 1-rx */
  1075. int ddr3_tip_sweep_test(u32 dev_num, u32 test_type,
  1076. u32 mem_addr, u32 is_modify_adll,
  1077. u32 start_if, u32 end_if, u32 startpup, u32 endpup)
  1078. {
  1079. u32 bus_cnt = 0, adll_val = 0, if_id, ui_prev_adll, ui_mask_bit,
  1080. end_adll, start_adll;
  1081. u32 reg_addr = 0;
  1082. struct hws_topology_map *tm = ddr3_get_topology_map();
  1083. mem_addr = mem_addr;
  1084. if (test_type == 0) {
  1085. reg_addr = 1;
  1086. ui_mask_bit = 0x3f;
  1087. start_adll = 0;
  1088. end_adll = ui_mask_bit;
  1089. } else {
  1090. reg_addr = 3;
  1091. ui_mask_bit = 0x1f;
  1092. start_adll = 0;
  1093. end_adll = ui_mask_bit;
  1094. }
  1095. DEBUG_TRAINING_IP(DEBUG_LEVEL_INFO,
  1096. ("==============================\n"));
  1097. DEBUG_TRAINING_IP(DEBUG_LEVEL_INFO,
  1098. ("Test type %d (0-tx, 1-rx)\n", test_type));
  1099. for (if_id = start_if; if_id <= end_if; if_id++) {
  1100. VALIDATE_ACTIVE(tm->if_act_mask, if_id);
  1101. for (bus_cnt = startpup; bus_cnt < endpup; bus_cnt++) {
  1102. CHECK_STATUS(ddr3_tip_bus_read
  1103. (dev_num, if_id, ACCESS_TYPE_UNICAST,
  1104. bus_cnt, DDR_PHY_DATA, reg_addr,
  1105. &ui_prev_adll));
  1106. for (adll_val = start_adll; adll_val <= end_adll;
  1107. adll_val++) {
  1108. if (is_modify_adll == 1) {
  1109. CHECK_STATUS(ddr3_tip_bus_read_modify_write
  1110. (dev_num,
  1111. ACCESS_TYPE_UNICAST,
  1112. if_id, bus_cnt,
  1113. DDR_PHY_DATA, reg_addr,
  1114. adll_val, ui_mask_bit));
  1115. }
  1116. }
  1117. if (is_modify_adll == 1) {
  1118. CHECK_STATUS(ddr3_tip_bus_write
  1119. (dev_num, ACCESS_TYPE_UNICAST,
  1120. if_id, ACCESS_TYPE_UNICAST,
  1121. bus_cnt, DDR_PHY_DATA, reg_addr,
  1122. ui_prev_adll));
  1123. }
  1124. DEBUG_TRAINING_IP(DEBUG_LEVEL_INFO, ("\n"));
  1125. }
  1126. DEBUG_TRAINING_IP(DEBUG_LEVEL_INFO, ("\n"));
  1127. }
  1128. return MV_OK;
  1129. }
  1130. #ifndef EXCLUDE_SWITCH_DEBUG
  1131. /*
  1132. * Sweep validation
  1133. */
  1134. int ddr3_tip_run_sweep_test(int dev_num, u32 repeat_num, u32 direction,
  1135. u32 mode)
  1136. {
  1137. u32 pup = 0, start_pup = 0, end_pup = 0;
  1138. u32 adll = 0;
  1139. u32 res[MAX_INTERFACE_NUM] = { 0 };
  1140. int if_id = 0;
  1141. u32 adll_value = 0;
  1142. int reg = (direction == 0) ? WRITE_CENTRALIZATION_PHY_REG :
  1143. READ_CENTRALIZATION_PHY_REG;
  1144. enum hws_access_type pup_access;
  1145. u32 cs;
  1146. u32 max_cs = hws_ddr3_tip_max_cs_get();
  1147. struct hws_topology_map *tm = ddr3_get_topology_map();
  1148. repeat_num = repeat_num;
  1149. if (mode == 1) {
  1150. /* per pup */
  1151. start_pup = 0;
  1152. end_pup = tm->num_of_bus_per_interface - 1;
  1153. pup_access = ACCESS_TYPE_UNICAST;
  1154. } else {
  1155. start_pup = 0;
  1156. end_pup = 0;
  1157. pup_access = ACCESS_TYPE_MULTICAST;
  1158. }
  1159. for (cs = 0; cs < max_cs; cs++) {
  1160. for (adll = 0; adll < ADLL_LENGTH; adll++) {
  1161. for (if_id = 0;
  1162. if_id <= MAX_INTERFACE_NUM - 1;
  1163. if_id++) {
  1164. VALIDATE_ACTIVE
  1165. (tm->if_act_mask,
  1166. if_id);
  1167. for (pup = start_pup; pup <= end_pup; pup++) {
  1168. ctrl_sweepres[adll][if_id][pup] =
  1169. 0;
  1170. }
  1171. }
  1172. }
  1173. for (adll = 0; adll < (MAX_INTERFACE_NUM * MAX_BUS_NUM); adll++)
  1174. ctrl_adll[adll] = 0;
  1175. /* Save DQS value(after algorithm run) */
  1176. read_adll_value(ctrl_adll,
  1177. (reg + (cs * CS_REGISTER_ADDR_OFFSET)),
  1178. MASK_ALL_BITS);
  1179. /*
  1180. * Sweep ADLL from 0:31 on all I/F on all Pup and perform
  1181. * BIST on each stage.
  1182. */
  1183. for (pup = start_pup; pup <= end_pup; pup++) {
  1184. for (adll = 0; adll < ADLL_LENGTH; adll++) {
  1185. adll_value =
  1186. (direction == 0) ? (adll * 2) : adll;
  1187. CHECK_STATUS(ddr3_tip_bus_write
  1188. (dev_num, ACCESS_TYPE_MULTICAST, 0,
  1189. pup_access, pup, DDR_PHY_DATA,
  1190. reg + CS_REG_VALUE(cs),
  1191. adll_value));
  1192. hws_ddr3_run_bist(dev_num, sweep_pattern, res,
  1193. cs);
  1194. /* ddr3_tip_reset_fifo_ptr(dev_num); */
  1195. for (if_id = 0;
  1196. if_id <= MAX_INTERFACE_NUM - 1;
  1197. if_id++) {
  1198. VALIDATE_ACTIVE
  1199. (tm->if_act_mask,
  1200. if_id);
  1201. ctrl_sweepres[adll][if_id][pup]
  1202. = res[if_id];
  1203. if (mode == 1) {
  1204. CHECK_STATUS
  1205. (ddr3_tip_bus_write
  1206. (dev_num,
  1207. ACCESS_TYPE_UNICAST,
  1208. if_id,
  1209. ACCESS_TYPE_UNICAST,
  1210. pup,
  1211. DDR_PHY_DATA,
  1212. reg + CS_REG_VALUE(cs),
  1213. ctrl_adll[if_id *
  1214. cs *
  1215. tm->num_of_bus_per_interface
  1216. + pup]));
  1217. }
  1218. }
  1219. }
  1220. }
  1221. printf("Final, CS %d,%s, Sweep, Result, Adll,", cs,
  1222. ((direction == 0) ? "TX" : "RX"));
  1223. for (if_id = 0; if_id <= MAX_INTERFACE_NUM - 1; if_id++) {
  1224. VALIDATE_ACTIVE(tm->if_act_mask, if_id);
  1225. if (mode == 1) {
  1226. for (pup = start_pup; pup <= end_pup; pup++) {
  1227. VALIDATE_ACTIVE(tm->bus_act_mask, pup);
  1228. printf("I/F%d-PHY%d , ", if_id, pup);
  1229. }
  1230. } else {
  1231. printf("I/F%d , ", if_id);
  1232. }
  1233. }
  1234. printf("\n");
  1235. for (adll = 0; adll < ADLL_LENGTH; adll++) {
  1236. adll_value = (direction == 0) ? (adll * 2) : adll;
  1237. printf("Final,%s, Sweep, Result, %d ,",
  1238. ((direction == 0) ? "TX" : "RX"), adll_value);
  1239. for (if_id = 0;
  1240. if_id <= MAX_INTERFACE_NUM - 1;
  1241. if_id++) {
  1242. VALIDATE_ACTIVE(tm->if_act_mask, if_id);
  1243. for (pup = start_pup; pup <= end_pup; pup++) {
  1244. printf("%d , ",
  1245. ctrl_sweepres[adll][if_id]
  1246. [pup]);
  1247. }
  1248. }
  1249. printf("\n");
  1250. }
  1251. /*
  1252. * Write back to the phy the Rx DQS value, we store in
  1253. * the beginning.
  1254. */
  1255. write_adll_value(ctrl_adll,
  1256. (reg + cs * CS_REGISTER_ADDR_OFFSET));
  1257. /* print adll results */
  1258. read_adll_value(ctrl_adll, (reg + cs * CS_REGISTER_ADDR_OFFSET),
  1259. MASK_ALL_BITS);
  1260. printf("%s, DQS, ADLL,,,", (direction == 0) ? "Tx" : "Rx");
  1261. print_adll(dev_num, ctrl_adll);
  1262. }
  1263. ddr3_tip_reset_fifo_ptr(dev_num);
  1264. return 0;
  1265. }
  1266. void print_topology(struct hws_topology_map *topology_db)
  1267. {
  1268. u32 ui, uj;
  1269. printf("\tinterface_mask: 0x%x\n", topology_db->if_act_mask);
  1270. printf("\tNum Bus: %d\n", topology_db->num_of_bus_per_interface);
  1271. printf("\tbus_act_mask: 0x%x\n", topology_db->bus_act_mask);
  1272. for (ui = 0; ui < MAX_INTERFACE_NUM; ui++) {
  1273. VALIDATE_ACTIVE(topology_db->if_act_mask, ui);
  1274. printf("\n\tInterface ID: %d\n", ui);
  1275. printf("\t\tDDR Frequency: %s\n",
  1276. convert_freq(topology_db->
  1277. interface_params[ui].memory_freq));
  1278. printf("\t\tSpeed_bin: %d\n",
  1279. topology_db->interface_params[ui].speed_bin_index);
  1280. printf("\t\tBus_width: %d\n",
  1281. (4 << topology_db->interface_params[ui].bus_width));
  1282. printf("\t\tMem_size: %s\n",
  1283. convert_mem_size(topology_db->
  1284. interface_params[ui].memory_size));
  1285. printf("\t\tCAS-WL: %d\n",
  1286. topology_db->interface_params[ui].cas_wl);
  1287. printf("\t\tCAS-L: %d\n",
  1288. topology_db->interface_params[ui].cas_l);
  1289. printf("\t\tTemperature: %d\n",
  1290. topology_db->interface_params[ui].interface_temp);
  1291. printf("\n");
  1292. for (uj = 0; uj < 4; uj++) {
  1293. printf("\t\tBus %d parameters- CS Mask: 0x%x\t", uj,
  1294. topology_db->interface_params[ui].
  1295. as_bus_params[uj].cs_bitmask);
  1296. printf("Mirror: 0x%x\t",
  1297. topology_db->interface_params[ui].
  1298. as_bus_params[uj].mirror_enable_bitmask);
  1299. printf("DQS Swap is %s \t",
  1300. (topology_db->
  1301. interface_params[ui].as_bus_params[uj].
  1302. is_dqs_swap == 1) ? "enabled" : "disabled");
  1303. printf("Ck Swap:%s\t",
  1304. (topology_db->
  1305. interface_params[ui].as_bus_params[uj].
  1306. is_ck_swap == 1) ? "enabled" : "disabled");
  1307. printf("\n");
  1308. }
  1309. }
  1310. }
  1311. #endif
  1312. /*
  1313. * Execute XSB Test transaction (rd/wr/both)
  1314. */
  1315. int run_xsb_test(u32 dev_num, u32 mem_addr, u32 write_type,
  1316. u32 read_type, u32 burst_length)
  1317. {
  1318. u32 seq = 0, if_id = 0, addr, cnt;
  1319. int ret = MV_OK, ret_tmp;
  1320. u32 data_read[MAX_INTERFACE_NUM];
  1321. struct hws_topology_map *tm = ddr3_get_topology_map();
  1322. for (if_id = 0; if_id <= MAX_INTERFACE_NUM - 1; if_id++) {
  1323. VALIDATE_ACTIVE(tm->if_act_mask, if_id);
  1324. addr = mem_addr;
  1325. for (cnt = 0; cnt <= burst_length; cnt++) {
  1326. seq = (seq + 1) % 8;
  1327. if (write_type != 0) {
  1328. CHECK_STATUS(ddr3_tip_ext_write
  1329. (dev_num, if_id, addr, 1,
  1330. xsb_test_table[seq]));
  1331. }
  1332. if (read_type != 0) {
  1333. CHECK_STATUS(ddr3_tip_ext_read
  1334. (dev_num, if_id, addr, 1,
  1335. data_read));
  1336. }
  1337. if ((read_type != 0) && (write_type != 0)) {
  1338. ret_tmp =
  1339. ddr3_tip_compare(if_id,
  1340. xsb_test_table[seq],
  1341. data_read,
  1342. 0xff);
  1343. addr += (EXT_ACCESS_BURST_LENGTH * 4);
  1344. ret = (ret != MV_OK) ? ret : ret_tmp;
  1345. }
  1346. }
  1347. }
  1348. return ret;
  1349. }
  1350. #else /*EXCLUDE_SWITCH_DEBUG */
  1351. u32 rl_version = 1; /* 0 - old RL machine */
  1352. u32 vref = 0x4;
  1353. u32 start_xsb_offset = 0;
  1354. u8 cs_mask_reg[] = {
  1355. 0, 4, 8, 12, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0
  1356. };
  1357. int run_xsb_test(u32 dev_num, u32 mem_addr, u32 write_type,
  1358. u32 read_type, u32 burst_length)
  1359. {
  1360. return MV_OK;
  1361. }
  1362. #endif