cpu.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270
  1. /*
  2. * Copyright 2014-2015, Freescale Semiconductor
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #ifndef _FSL_LAYERSCAPE_CPU_H
  7. #define _FSL_LAYERSCAPE_CPU_H
  8. static struct cpu_type cpu_type_list[] = {
  9. CPU_TYPE_ENTRY(LS2080, LS2080, 8),
  10. CPU_TYPE_ENTRY(LS2085, LS2085, 8),
  11. CPU_TYPE_ENTRY(LS2045, LS2045, 4),
  12. CPU_TYPE_ENTRY(LS1043, LS1043, 4),
  13. CPU_TYPE_ENTRY(LS1023, LS1023, 2),
  14. CPU_TYPE_ENTRY(LS2040, LS2040, 4),
  15. };
  16. #ifndef CONFIG_SYS_DCACHE_OFF
  17. #define SECTION_SHIFT_L0 39UL
  18. #define SECTION_SHIFT_L1 30UL
  19. #define SECTION_SHIFT_L2 21UL
  20. #define BLOCK_SIZE_L0 0x8000000000
  21. #define BLOCK_SIZE_L1 0x40000000
  22. #define BLOCK_SIZE_L2 0x200000
  23. #define NUM_OF_ENTRY 512
  24. #define TCR_EL2_PS_40BIT (2 << 16)
  25. #define LAYERSCAPE_VA_BITS (40)
  26. #define LAYERSCAPE_TCR (TCR_TG0_4K | \
  27. TCR_EL2_PS_40BIT | \
  28. TCR_SHARED_NON | \
  29. TCR_ORGN_NC | \
  30. TCR_IRGN_NC | \
  31. TCR_T0SZ(LAYERSCAPE_VA_BITS))
  32. #define LAYERSCAPE_TCR_FINAL (TCR_TG0_4K | \
  33. TCR_EL2_PS_40BIT | \
  34. TCR_SHARED_OUTER | \
  35. TCR_ORGN_WBWA | \
  36. TCR_IRGN_WBWA | \
  37. TCR_T0SZ(LAYERSCAPE_VA_BITS))
  38. #ifdef CONFIG_FSL_LSCH3
  39. #define CONFIG_SYS_FSL_CCSR_BASE 0x00000000
  40. #define CONFIG_SYS_FSL_CCSR_SIZE 0x10000000
  41. #define CONFIG_SYS_FSL_QSPI_BASE1 0x20000000
  42. #define CONFIG_SYS_FSL_QSPI_SIZE1 0x10000000
  43. #define CONFIG_SYS_FSL_IFC_BASE1 0x30000000
  44. #define CONFIG_SYS_FSL_IFC_SIZE1 0x10000000
  45. #define CONFIG_SYS_FSL_IFC_SIZE1_1 0x400000
  46. #define CONFIG_SYS_FSL_DRAM_BASE1 0x80000000
  47. #define CONFIG_SYS_FSL_DRAM_SIZE1 0x80000000
  48. #define CONFIG_SYS_FSL_QSPI_BASE2 0x400000000
  49. #define CONFIG_SYS_FSL_QSPI_SIZE2 0x100000000
  50. #define CONFIG_SYS_FSL_IFC_BASE2 0x500000000
  51. #define CONFIG_SYS_FSL_IFC_SIZE2 0x100000000
  52. #define CONFIG_SYS_FSL_DCSR_BASE 0x700000000
  53. #define CONFIG_SYS_FSL_DCSR_SIZE 0x40000000
  54. #define CONFIG_SYS_FSL_MC_BASE 0x80c000000
  55. #define CONFIG_SYS_FSL_MC_SIZE 0x4000000
  56. #define CONFIG_SYS_FSL_NI_BASE 0x810000000
  57. #define CONFIG_SYS_FSL_NI_SIZE 0x8000000
  58. #define CONFIG_SYS_FSL_QBMAN_BASE 0x818000000
  59. #define CONFIG_SYS_FSL_QBMAN_SIZE 0x8000000
  60. #define CONFIG_SYS_FSL_QBMAN_SIZE_1 0x4000000
  61. #define CONFIG_SYS_PCIE1_PHYS_SIZE 0x200000000
  62. #define CONFIG_SYS_PCIE2_PHYS_SIZE 0x200000000
  63. #define CONFIG_SYS_PCIE3_PHYS_SIZE 0x200000000
  64. #define CONFIG_SYS_PCIE4_PHYS_SIZE 0x200000000
  65. #define CONFIG_SYS_FSL_WRIOP1_BASE 0x4300000000
  66. #define CONFIG_SYS_FSL_WRIOP1_SIZE 0x100000000
  67. #define CONFIG_SYS_FSL_AIOP1_BASE 0x4b00000000
  68. #define CONFIG_SYS_FSL_AIOP1_SIZE 0x100000000
  69. #define CONFIG_SYS_FSL_PEBUF_BASE 0x4c00000000
  70. #define CONFIG_SYS_FSL_PEBUF_SIZE 0x400000000
  71. #define CONFIG_SYS_FSL_DRAM_BASE2 0x8080000000
  72. #define CONFIG_SYS_FSL_DRAM_SIZE2 0x7F80000000
  73. #elif defined(CONFIG_FSL_LSCH2)
  74. #define CONFIG_SYS_FSL_BOOTROM_BASE 0x0
  75. #define CONFIG_SYS_FSL_BOOTROM_SIZE 0x1000000
  76. #define CONFIG_SYS_FSL_CCSR_BASE 0x1000000
  77. #define CONFIG_SYS_FSL_CCSR_SIZE 0xf000000
  78. #define CONFIG_SYS_FSL_DCSR_BASE 0x20000000
  79. #define CONFIG_SYS_FSL_DCSR_SIZE 0x4000000
  80. #define CONFIG_SYS_FSL_QSPI_BASE 0x40000000
  81. #define CONFIG_SYS_FSL_QSPI_SIZE 0x20000000
  82. #define CONFIG_SYS_FSL_IFC_BASE 0x60000000
  83. #define CONFIG_SYS_FSL_IFC_SIZE 0x20000000
  84. #define CONFIG_SYS_FSL_DRAM_BASE1 0x80000000
  85. #define CONFIG_SYS_FSL_DRAM_SIZE1 0x80000000
  86. #define CONFIG_SYS_FSL_QBMAN_BASE 0x500000000
  87. #define CONFIG_SYS_FSL_QBMAN_SIZE 0x10000000
  88. #define CONFIG_SYS_FSL_DRAM_BASE2 0x880000000
  89. #define CONFIG_SYS_FSL_DRAM_SIZE2 0x780000000 /* 30GB */
  90. #define CONFIG_SYS_PCIE1_PHYS_SIZE 0x800000000
  91. #define CONFIG_SYS_PCIE2_PHYS_SIZE 0x800000000
  92. #define CONFIG_SYS_PCIE3_PHYS_SIZE 0x800000000
  93. #define CONFIG_SYS_FSL_DRAM_BASE3 0x8800000000
  94. #define CONFIG_SYS_FSL_DRAM_SIZE3 0x7800000000 /* 480GB */
  95. #endif
  96. struct sys_mmu_table {
  97. u64 virt_addr;
  98. u64 phys_addr;
  99. u64 size;
  100. u64 memory_type;
  101. u64 attribute;
  102. };
  103. struct table_info {
  104. u64 *ptr;
  105. u64 table_base;
  106. u64 entry_size;
  107. };
  108. static const struct sys_mmu_table early_mmu_table[] = {
  109. #ifdef CONFIG_FSL_LSCH3
  110. { CONFIG_SYS_FSL_CCSR_BASE, CONFIG_SYS_FSL_CCSR_BASE,
  111. CONFIG_SYS_FSL_CCSR_SIZE, MT_DEVICE_NGNRNE,
  112. PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN },
  113. { CONFIG_SYS_FSL_OCRAM_BASE, CONFIG_SYS_FSL_OCRAM_BASE,
  114. CONFIG_SYS_FSL_OCRAM_SIZE, MT_NORMAL, PTE_BLOCK_NON_SHARE },
  115. /* For IFC Region #1, only the first 4MB is cache-enabled */
  116. { CONFIG_SYS_FSL_IFC_BASE1, CONFIG_SYS_FSL_IFC_BASE1,
  117. CONFIG_SYS_FSL_IFC_SIZE1_1, MT_NORMAL, PTE_BLOCK_NON_SHARE },
  118. { CONFIG_SYS_FSL_IFC_BASE1 + CONFIG_SYS_FSL_IFC_SIZE1_1,
  119. CONFIG_SYS_FSL_IFC_BASE1 + CONFIG_SYS_FSL_IFC_SIZE1_1,
  120. CONFIG_SYS_FSL_IFC_SIZE1 - CONFIG_SYS_FSL_IFC_SIZE1_1,
  121. MT_DEVICE_NGNRNE, PTE_BLOCK_NON_SHARE },
  122. { CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FSL_IFC_BASE1,
  123. CONFIG_SYS_FSL_IFC_SIZE1, MT_DEVICE_NGNRNE, PTE_BLOCK_NON_SHARE },
  124. { CONFIG_SYS_FSL_DRAM_BASE1, CONFIG_SYS_FSL_DRAM_BASE1,
  125. CONFIG_SYS_FSL_DRAM_SIZE1, MT_NORMAL,
  126. PTE_BLOCK_OUTER_SHARE | PTE_BLOCK_NS },
  127. /* Map IFC region #2 up to CONFIG_SYS_FLASH_BASE for NAND boot */
  128. { CONFIG_SYS_FSL_IFC_BASE2, CONFIG_SYS_FSL_IFC_BASE2,
  129. CONFIG_SYS_FLASH_BASE - CONFIG_SYS_FSL_IFC_BASE2,
  130. MT_DEVICE_NGNRNE, PTE_BLOCK_NON_SHARE },
  131. { CONFIG_SYS_FSL_DCSR_BASE, CONFIG_SYS_FSL_DCSR_BASE,
  132. CONFIG_SYS_FSL_DCSR_SIZE, MT_DEVICE_NGNRNE,
  133. PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN },
  134. { CONFIG_SYS_FSL_DRAM_BASE2, CONFIG_SYS_FSL_DRAM_BASE2,
  135. CONFIG_SYS_FSL_DRAM_SIZE2, MT_NORMAL,
  136. PTE_BLOCK_OUTER_SHARE | PTE_BLOCK_NS },
  137. #elif defined(CONFIG_FSL_LSCH2)
  138. { CONFIG_SYS_FSL_CCSR_BASE, CONFIG_SYS_FSL_CCSR_BASE,
  139. CONFIG_SYS_FSL_CCSR_SIZE, MT_DEVICE_NGNRNE,
  140. PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN },
  141. { CONFIG_SYS_FSL_OCRAM_BASE, CONFIG_SYS_FSL_OCRAM_BASE,
  142. CONFIG_SYS_FSL_OCRAM_SIZE, MT_NORMAL, PTE_BLOCK_NON_SHARE },
  143. { CONFIG_SYS_FSL_DCSR_BASE, CONFIG_SYS_FSL_DCSR_BASE,
  144. CONFIG_SYS_FSL_DCSR_SIZE, MT_DEVICE_NGNRNE,
  145. PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN },
  146. { CONFIG_SYS_FSL_QSPI_BASE, CONFIG_SYS_FSL_QSPI_BASE,
  147. CONFIG_SYS_FSL_QSPI_SIZE, MT_DEVICE_NGNRNE, PTE_BLOCK_NON_SHARE },
  148. { CONFIG_SYS_FSL_IFC_BASE, CONFIG_SYS_FSL_IFC_BASE,
  149. CONFIG_SYS_FSL_IFC_SIZE, MT_DEVICE_NGNRNE, PTE_BLOCK_NON_SHARE },
  150. { CONFIG_SYS_FSL_DRAM_BASE1, CONFIG_SYS_FSL_DRAM_BASE1,
  151. CONFIG_SYS_FSL_DRAM_SIZE1, MT_NORMAL,
  152. PTE_BLOCK_OUTER_SHARE | PTE_BLOCK_NS },
  153. { CONFIG_SYS_FSL_DRAM_BASE2, CONFIG_SYS_FSL_DRAM_BASE2,
  154. CONFIG_SYS_FSL_DRAM_SIZE2, MT_NORMAL,
  155. PTE_BLOCK_OUTER_SHARE | PTE_BLOCK_NS },
  156. #endif
  157. };
  158. static const struct sys_mmu_table final_mmu_table[] = {
  159. #ifdef CONFIG_FSL_LSCH3
  160. { CONFIG_SYS_FSL_CCSR_BASE, CONFIG_SYS_FSL_CCSR_BASE,
  161. CONFIG_SYS_FSL_CCSR_SIZE, MT_DEVICE_NGNRNE,
  162. PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN },
  163. { CONFIG_SYS_FSL_OCRAM_BASE, CONFIG_SYS_FSL_OCRAM_BASE,
  164. CONFIG_SYS_FSL_OCRAM_SIZE, MT_NORMAL, PTE_BLOCK_NON_SHARE },
  165. { CONFIG_SYS_FSL_DRAM_BASE1, CONFIG_SYS_FSL_DRAM_BASE1,
  166. CONFIG_SYS_FSL_DRAM_SIZE1, MT_NORMAL,
  167. PTE_BLOCK_OUTER_SHARE | PTE_BLOCK_NS },
  168. { CONFIG_SYS_FSL_QSPI_BASE2, CONFIG_SYS_FSL_QSPI_BASE2,
  169. CONFIG_SYS_FSL_QSPI_SIZE2, MT_DEVICE_NGNRNE,
  170. PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN },
  171. { CONFIG_SYS_FSL_IFC_BASE2, CONFIG_SYS_FSL_IFC_BASE2,
  172. CONFIG_SYS_FSL_IFC_SIZE2, MT_DEVICE_NGNRNE, PTE_BLOCK_NON_SHARE },
  173. { CONFIG_SYS_FSL_DCSR_BASE, CONFIG_SYS_FSL_DCSR_BASE,
  174. CONFIG_SYS_FSL_DCSR_SIZE, MT_DEVICE_NGNRNE,
  175. PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN },
  176. { CONFIG_SYS_FSL_MC_BASE, CONFIG_SYS_FSL_MC_BASE,
  177. CONFIG_SYS_FSL_MC_SIZE, MT_DEVICE_NGNRNE,
  178. PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN },
  179. { CONFIG_SYS_FSL_NI_BASE, CONFIG_SYS_FSL_NI_BASE,
  180. CONFIG_SYS_FSL_NI_SIZE, MT_DEVICE_NGNRNE,
  181. PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN },
  182. /* For QBMAN portal, only the first 64MB is cache-enabled */
  183. { CONFIG_SYS_FSL_QBMAN_BASE, CONFIG_SYS_FSL_QBMAN_BASE,
  184. CONFIG_SYS_FSL_QBMAN_SIZE_1, MT_NORMAL,
  185. PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN | PTE_BLOCK_NS },
  186. { CONFIG_SYS_FSL_QBMAN_BASE + CONFIG_SYS_FSL_QBMAN_SIZE_1,
  187. CONFIG_SYS_FSL_QBMAN_BASE + CONFIG_SYS_FSL_QBMAN_SIZE_1,
  188. CONFIG_SYS_FSL_QBMAN_SIZE - CONFIG_SYS_FSL_QBMAN_SIZE_1,
  189. MT_DEVICE_NGNRNE, PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN },
  190. { CONFIG_SYS_PCIE1_PHYS_ADDR, CONFIG_SYS_PCIE1_PHYS_ADDR,
  191. CONFIG_SYS_PCIE1_PHYS_SIZE, MT_DEVICE_NGNRNE,
  192. PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN },
  193. { CONFIG_SYS_PCIE2_PHYS_ADDR, CONFIG_SYS_PCIE2_PHYS_ADDR,
  194. CONFIG_SYS_PCIE2_PHYS_SIZE, MT_DEVICE_NGNRNE,
  195. PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN },
  196. { CONFIG_SYS_PCIE3_PHYS_ADDR, CONFIG_SYS_PCIE3_PHYS_ADDR,
  197. CONFIG_SYS_PCIE3_PHYS_SIZE, MT_DEVICE_NGNRNE,
  198. PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN },
  199. #ifdef CONFIG_LS2080A
  200. { CONFIG_SYS_PCIE4_PHYS_ADDR, CONFIG_SYS_PCIE4_PHYS_ADDR,
  201. CONFIG_SYS_PCIE4_PHYS_SIZE, MT_DEVICE_NGNRNE,
  202. PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN },
  203. #endif
  204. { CONFIG_SYS_FSL_WRIOP1_BASE, CONFIG_SYS_FSL_WRIOP1_BASE,
  205. CONFIG_SYS_FSL_WRIOP1_SIZE, MT_DEVICE_NGNRNE,
  206. PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN },
  207. { CONFIG_SYS_FSL_AIOP1_BASE, CONFIG_SYS_FSL_AIOP1_BASE,
  208. CONFIG_SYS_FSL_AIOP1_SIZE, MT_DEVICE_NGNRNE,
  209. PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN },
  210. { CONFIG_SYS_FSL_PEBUF_BASE, CONFIG_SYS_FSL_PEBUF_BASE,
  211. CONFIG_SYS_FSL_PEBUF_SIZE, MT_DEVICE_NGNRNE,
  212. PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN },
  213. { CONFIG_SYS_FSL_DRAM_BASE2, CONFIG_SYS_FSL_DRAM_BASE2,
  214. CONFIG_SYS_FSL_DRAM_SIZE2, MT_NORMAL,
  215. PTE_BLOCK_OUTER_SHARE | PTE_BLOCK_NS },
  216. #elif defined(CONFIG_FSL_LSCH2)
  217. { CONFIG_SYS_FSL_BOOTROM_BASE, CONFIG_SYS_FSL_BOOTROM_BASE,
  218. CONFIG_SYS_FSL_BOOTROM_SIZE, MT_DEVICE_NGNRNE,
  219. PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN },
  220. { CONFIG_SYS_FSL_CCSR_BASE, CONFIG_SYS_FSL_CCSR_BASE,
  221. CONFIG_SYS_FSL_CCSR_SIZE, MT_DEVICE_NGNRNE,
  222. PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN },
  223. { CONFIG_SYS_FSL_OCRAM_BASE, CONFIG_SYS_FSL_OCRAM_BASE,
  224. CONFIG_SYS_FSL_OCRAM_SIZE, MT_NORMAL, PTE_BLOCK_NON_SHARE },
  225. { CONFIG_SYS_FSL_DCSR_BASE, CONFIG_SYS_FSL_DCSR_BASE,
  226. CONFIG_SYS_FSL_DCSR_SIZE, MT_DEVICE_NGNRNE,
  227. PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN },
  228. { CONFIG_SYS_FSL_QSPI_BASE, CONFIG_SYS_FSL_QSPI_BASE,
  229. CONFIG_SYS_FSL_QSPI_SIZE, MT_DEVICE_NGNRNE,
  230. PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN },
  231. { CONFIG_SYS_FSL_IFC_BASE, CONFIG_SYS_FSL_IFC_BASE,
  232. CONFIG_SYS_FSL_IFC_SIZE, MT_DEVICE_NGNRNE, PTE_BLOCK_NON_SHARE },
  233. { CONFIG_SYS_FSL_DRAM_BASE1, CONFIG_SYS_FSL_DRAM_BASE1,
  234. CONFIG_SYS_FSL_DRAM_SIZE1, MT_NORMAL,
  235. PTE_BLOCK_OUTER_SHARE | PTE_BLOCK_NS },
  236. { CONFIG_SYS_FSL_QBMAN_BASE, CONFIG_SYS_FSL_QBMAN_BASE,
  237. CONFIG_SYS_FSL_QBMAN_SIZE, MT_DEVICE_NGNRNE,
  238. PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN },
  239. { CONFIG_SYS_FSL_DRAM_BASE2, CONFIG_SYS_FSL_DRAM_BASE2,
  240. CONFIG_SYS_FSL_DRAM_SIZE2, MT_NORMAL,
  241. PTE_BLOCK_OUTER_SHARE | PTE_BLOCK_NS },
  242. { CONFIG_SYS_PCIE1_PHYS_ADDR, CONFIG_SYS_PCIE1_PHYS_ADDR,
  243. CONFIG_SYS_PCIE1_PHYS_SIZE, MT_DEVICE_NGNRNE,
  244. PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN },
  245. { CONFIG_SYS_PCIE2_PHYS_ADDR, CONFIG_SYS_PCIE2_PHYS_ADDR,
  246. CONFIG_SYS_PCIE2_PHYS_SIZE, MT_DEVICE_NGNRNE,
  247. PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN },
  248. { CONFIG_SYS_PCIE3_PHYS_ADDR, CONFIG_SYS_PCIE3_PHYS_ADDR,
  249. CONFIG_SYS_PCIE3_PHYS_SIZE, MT_DEVICE_NGNRNE,
  250. PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN },
  251. { CONFIG_SYS_FSL_DRAM_BASE3, CONFIG_SYS_FSL_DRAM_BASE3,
  252. CONFIG_SYS_FSL_DRAM_SIZE3, MT_NORMAL,
  253. PTE_BLOCK_OUTER_SHARE | PTE_BLOCK_NS },
  254. #endif
  255. };
  256. #endif
  257. int fsl_qoriq_core_to_cluster(unsigned int core);
  258. u32 cpu_mask(void);
  259. #endif /* _FSL_LAYERSCAPE_CPU_H */