mpc85xx_ddr_gen3.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556
  1. /*
  2. * Copyright 2008-2012 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0
  5. */
  6. #include <common.h>
  7. #include <asm/io.h>
  8. #include <fsl_ddr_sdram.h>
  9. #include <asm/processor.h>
  10. #if (CONFIG_CHIP_SELECTS_PER_CTRL > 4)
  11. #error Invalid setting for CONFIG_CHIP_SELECTS_PER_CTRL
  12. #endif
  13. /*
  14. * regs has the to-be-set values for DDR controller registers
  15. * ctrl_num is the DDR controller number
  16. * step: 0 goes through the initialization in one pass
  17. * 1 sets registers and returns before enabling controller
  18. * 2 resumes from step 1 and continues to initialize
  19. * Dividing the initialization to two steps to deassert DDR reset signal
  20. * to comply with JEDEC specs for RDIMMs.
  21. */
  22. void fsl_ddr_set_memctl_regs(const fsl_ddr_cfg_regs_t *regs,
  23. unsigned int ctrl_num, int step)
  24. {
  25. unsigned int i, bus_width;
  26. struct ccsr_ddr __iomem *ddr;
  27. u32 temp_sdram_cfg;
  28. u32 total_gb_size_per_controller;
  29. int timeout;
  30. #ifdef CONFIG_SYS_FSL_ERRATUM_DDR111_DDR134
  31. int timeout_save;
  32. volatile ccsr_local_ecm_t *ecm = (void *)CONFIG_SYS_MPC85xx_ECM_ADDR;
  33. unsigned int csn_bnds_backup = 0, cs_sa, cs_ea, *csn_bnds_t;
  34. int csn = -1;
  35. #endif
  36. #ifdef CONFIG_SYS_FSL_ERRATUM_DDR_A003
  37. u32 save1, save2;
  38. #endif
  39. switch (ctrl_num) {
  40. case 0:
  41. ddr = (void *)CONFIG_SYS_FSL_DDR_ADDR;
  42. break;
  43. #if defined(CONFIG_SYS_FSL_DDR2_ADDR) && (CONFIG_NUM_DDR_CONTROLLERS > 1)
  44. case 1:
  45. ddr = (void *)CONFIG_SYS_FSL_DDR2_ADDR;
  46. break;
  47. #endif
  48. #if defined(CONFIG_SYS_FSL_DDR3_ADDR) && (CONFIG_NUM_DDR_CONTROLLERS > 2)
  49. case 2:
  50. ddr = (void *)CONFIG_SYS_FSL_DDR3_ADDR;
  51. break;
  52. #endif
  53. #if defined(CONFIG_SYS_FSL_DDR4_ADDR) && (CONFIG_NUM_DDR_CONTROLLERS > 3)
  54. case 3:
  55. ddr = (void *)CONFIG_SYS_FSL_DDR4_ADDR;
  56. break;
  57. #endif
  58. default:
  59. printf("%s unexpected ctrl_num = %u\n", __FUNCTION__, ctrl_num);
  60. return;
  61. }
  62. if (step == 2)
  63. goto step2;
  64. if (regs->ddr_eor)
  65. out_be32(&ddr->eor, regs->ddr_eor);
  66. #ifdef CONFIG_SYS_FSL_ERRATUM_DDR111_DDR134
  67. debug("Workaround for ERRATUM_DDR111_DDR134\n");
  68. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  69. cs_sa = (regs->cs[i].bnds >> 16) & 0xfff;
  70. cs_ea = regs->cs[i].bnds & 0xfff;
  71. if ((cs_sa <= 0xff) && (cs_ea >= 0xff)) {
  72. csn = i;
  73. csn_bnds_backup = regs->cs[i].bnds;
  74. csn_bnds_t = (unsigned int *) &regs->cs[i].bnds;
  75. if (cs_ea > 0xeff)
  76. *csn_bnds_t = regs->cs[i].bnds + 0x01000000;
  77. else
  78. *csn_bnds_t = regs->cs[i].bnds + 0x01000100;
  79. debug("Found cs%d_bns (0x%08x) covering 0xff000000, "
  80. "change it to 0x%x\n",
  81. csn, csn_bnds_backup, regs->cs[i].bnds);
  82. break;
  83. }
  84. }
  85. #endif
  86. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  87. if (i == 0) {
  88. out_be32(&ddr->cs0_bnds, regs->cs[i].bnds);
  89. out_be32(&ddr->cs0_config, regs->cs[i].config);
  90. out_be32(&ddr->cs0_config_2, regs->cs[i].config_2);
  91. } else if (i == 1) {
  92. out_be32(&ddr->cs1_bnds, regs->cs[i].bnds);
  93. out_be32(&ddr->cs1_config, regs->cs[i].config);
  94. out_be32(&ddr->cs1_config_2, regs->cs[i].config_2);
  95. } else if (i == 2) {
  96. out_be32(&ddr->cs2_bnds, regs->cs[i].bnds);
  97. out_be32(&ddr->cs2_config, regs->cs[i].config);
  98. out_be32(&ddr->cs2_config_2, regs->cs[i].config_2);
  99. } else if (i == 3) {
  100. out_be32(&ddr->cs3_bnds, regs->cs[i].bnds);
  101. out_be32(&ddr->cs3_config, regs->cs[i].config);
  102. out_be32(&ddr->cs3_config_2, regs->cs[i].config_2);
  103. }
  104. }
  105. out_be32(&ddr->timing_cfg_3, regs->timing_cfg_3);
  106. out_be32(&ddr->timing_cfg_0, regs->timing_cfg_0);
  107. out_be32(&ddr->timing_cfg_1, regs->timing_cfg_1);
  108. out_be32(&ddr->timing_cfg_2, regs->timing_cfg_2);
  109. out_be32(&ddr->sdram_mode, regs->ddr_sdram_mode);
  110. out_be32(&ddr->sdram_mode_2, regs->ddr_sdram_mode_2);
  111. out_be32(&ddr->sdram_mode_3, regs->ddr_sdram_mode_3);
  112. out_be32(&ddr->sdram_mode_4, regs->ddr_sdram_mode_4);
  113. out_be32(&ddr->sdram_mode_5, regs->ddr_sdram_mode_5);
  114. out_be32(&ddr->sdram_mode_6, regs->ddr_sdram_mode_6);
  115. out_be32(&ddr->sdram_mode_7, regs->ddr_sdram_mode_7);
  116. out_be32(&ddr->sdram_mode_8, regs->ddr_sdram_mode_8);
  117. out_be32(&ddr->sdram_md_cntl, regs->ddr_sdram_md_cntl);
  118. out_be32(&ddr->sdram_interval, regs->ddr_sdram_interval);
  119. out_be32(&ddr->sdram_data_init, regs->ddr_data_init);
  120. out_be32(&ddr->sdram_clk_cntl, regs->ddr_sdram_clk_cntl);
  121. out_be32(&ddr->timing_cfg_4, regs->timing_cfg_4);
  122. out_be32(&ddr->timing_cfg_5, regs->timing_cfg_5);
  123. out_be32(&ddr->ddr_zq_cntl, regs->ddr_zq_cntl);
  124. out_be32(&ddr->ddr_wrlvl_cntl, regs->ddr_wrlvl_cntl);
  125. #ifndef CONFIG_SYS_FSL_DDR_EMU
  126. /*
  127. * Skip these two registers if running on emulator
  128. * because emulator doesn't have skew between bytes.
  129. */
  130. if (regs->ddr_wrlvl_cntl_2)
  131. out_be32(&ddr->ddr_wrlvl_cntl_2, regs->ddr_wrlvl_cntl_2);
  132. if (regs->ddr_wrlvl_cntl_3)
  133. out_be32(&ddr->ddr_wrlvl_cntl_3, regs->ddr_wrlvl_cntl_3);
  134. #endif
  135. out_be32(&ddr->ddr_sr_cntr, regs->ddr_sr_cntr);
  136. out_be32(&ddr->ddr_sdram_rcw_1, regs->ddr_sdram_rcw_1);
  137. out_be32(&ddr->ddr_sdram_rcw_2, regs->ddr_sdram_rcw_2);
  138. out_be32(&ddr->ddr_cdr1, regs->ddr_cdr1);
  139. #ifdef CONFIG_DEEP_SLEEP
  140. if (is_warm_boot()) {
  141. out_be32(&ddr->sdram_cfg_2,
  142. regs->ddr_sdram_cfg_2 & ~SDRAM_CFG2_D_INIT);
  143. out_be32(&ddr->init_addr, CONFIG_SYS_SDRAM_BASE);
  144. out_be32(&ddr->init_ext_addr, DDR_INIT_ADDR_EXT_UIA);
  145. /* DRAM VRef will not be trained */
  146. out_be32(&ddr->ddr_cdr2,
  147. regs->ddr_cdr2 & ~DDR_CDR2_VREF_TRAIN_EN);
  148. } else
  149. #endif
  150. {
  151. out_be32(&ddr->sdram_cfg_2, regs->ddr_sdram_cfg_2);
  152. out_be32(&ddr->init_addr, regs->ddr_init_addr);
  153. out_be32(&ddr->init_ext_addr, regs->ddr_init_ext_addr);
  154. out_be32(&ddr->ddr_cdr2, regs->ddr_cdr2);
  155. }
  156. out_be32(&ddr->err_disable, regs->err_disable);
  157. out_be32(&ddr->err_int_en, regs->err_int_en);
  158. for (i = 0; i < 32; i++) {
  159. if (regs->debug[i]) {
  160. debug("Write to debug_%d as %08x\n", i+1, regs->debug[i]);
  161. out_be32(&ddr->debug[i], regs->debug[i]);
  162. }
  163. }
  164. #ifdef CONFIG_SYS_FSL_ERRATUM_A_004934
  165. out_be32(&ddr->debug[28], 0x30003000);
  166. #endif
  167. #ifdef CONFIG_SYS_FSL_ERRATUM_DDR_A003474
  168. out_be32(&ddr->debug[12], 0x00000015);
  169. out_be32(&ddr->debug[21], 0x24000000);
  170. #endif /* CONFIG_SYS_FSL_ERRATUM_DDR_A003474 */
  171. /*
  172. * For RDIMMs, JEDEC spec requires clocks to be stable before reset is
  173. * deasserted. Clocks start when any chip select is enabled and clock
  174. * control register is set. Because all DDR components are connected to
  175. * one reset signal, this needs to be done in two steps. Step 1 is to
  176. * get the clocks started. Step 2 resumes after reset signal is
  177. * deasserted.
  178. */
  179. if (step == 1) {
  180. udelay(200);
  181. return;
  182. }
  183. step2:
  184. /* Set, but do not enable the memory */
  185. temp_sdram_cfg = regs->ddr_sdram_cfg;
  186. temp_sdram_cfg &= ~(SDRAM_CFG_MEM_EN);
  187. out_be32(&ddr->sdram_cfg, temp_sdram_cfg);
  188. #ifdef CONFIG_SYS_FSL_ERRATUM_DDR_A003
  189. debug("Workaround for ERRATUM_DDR_A003\n");
  190. if (regs->ddr_sdram_rcw_2 & 0x00f00000) {
  191. out_be32(&ddr->timing_cfg_2, regs->timing_cfg_2 & 0xf07fffff);
  192. out_be32(&ddr->debug[2], 0x00000400);
  193. out_be32(&ddr->ddr_zq_cntl, regs->ddr_zq_cntl & 0x7fffffff);
  194. out_be32(&ddr->ddr_wrlvl_cntl, regs->ddr_wrlvl_cntl & 0x7fffffff);
  195. out_be32(&ddr->sdram_cfg_2, regs->ddr_sdram_cfg_2 & 0xffffffeb);
  196. out_be32(&ddr->mtcr, 0);
  197. save1 = in_be32(&ddr->debug[12]);
  198. save2 = in_be32(&ddr->debug[21]);
  199. out_be32(&ddr->debug[12], 0x00000015);
  200. out_be32(&ddr->debug[21], 0x24000000);
  201. out_be32(&ddr->sdram_interval, regs->ddr_sdram_interval & 0xffff);
  202. out_be32(&ddr->sdram_cfg, temp_sdram_cfg | SDRAM_CFG_BI | SDRAM_CFG_MEM_EN);
  203. asm volatile("sync;isync");
  204. while (!(in_be32(&ddr->debug[1]) & 0x2))
  205. ;
  206. switch (regs->ddr_sdram_rcw_2 & 0x00f00000) {
  207. case 0x00000000:
  208. out_be32(&ddr->sdram_md_cntl,
  209. MD_CNTL_MD_EN |
  210. MD_CNTL_CS_SEL_CS0_CS1 |
  211. 0x04000000 |
  212. MD_CNTL_WRCW |
  213. MD_CNTL_MD_VALUE(0x02));
  214. #if (CONFIG_DIMM_SLOTS_PER_CTLR == 2)
  215. if (!(regs->cs[2].config & SDRAM_CS_CONFIG_EN))
  216. break;
  217. while (in_be32(&ddr->sdram_md_cntl) & MD_CNTL_MD_EN)
  218. ;
  219. out_be32(&ddr->sdram_md_cntl,
  220. MD_CNTL_MD_EN |
  221. MD_CNTL_CS_SEL_CS2_CS3 |
  222. 0x04000000 |
  223. MD_CNTL_WRCW |
  224. MD_CNTL_MD_VALUE(0x02));
  225. #endif
  226. break;
  227. case 0x00100000:
  228. out_be32(&ddr->sdram_md_cntl,
  229. MD_CNTL_MD_EN |
  230. MD_CNTL_CS_SEL_CS0_CS1 |
  231. 0x04000000 |
  232. MD_CNTL_WRCW |
  233. MD_CNTL_MD_VALUE(0x0a));
  234. #if (CONFIG_DIMM_SLOTS_PER_CTLR == 2)
  235. if (!(regs->cs[2].config & SDRAM_CS_CONFIG_EN))
  236. break;
  237. while (in_be32(&ddr->sdram_md_cntl) & MD_CNTL_MD_EN)
  238. ;
  239. out_be32(&ddr->sdram_md_cntl,
  240. MD_CNTL_MD_EN |
  241. MD_CNTL_CS_SEL_CS2_CS3 |
  242. 0x04000000 |
  243. MD_CNTL_WRCW |
  244. MD_CNTL_MD_VALUE(0x0a));
  245. #endif
  246. break;
  247. case 0x00200000:
  248. out_be32(&ddr->sdram_md_cntl,
  249. MD_CNTL_MD_EN |
  250. MD_CNTL_CS_SEL_CS0_CS1 |
  251. 0x04000000 |
  252. MD_CNTL_WRCW |
  253. MD_CNTL_MD_VALUE(0x12));
  254. #if (CONFIG_DIMM_SLOTS_PER_CTLR == 2)
  255. if (!(regs->cs[2].config & SDRAM_CS_CONFIG_EN))
  256. break;
  257. while (in_be32(&ddr->sdram_md_cntl) & MD_CNTL_MD_EN)
  258. ;
  259. out_be32(&ddr->sdram_md_cntl,
  260. MD_CNTL_MD_EN |
  261. MD_CNTL_CS_SEL_CS2_CS3 |
  262. 0x04000000 |
  263. MD_CNTL_WRCW |
  264. MD_CNTL_MD_VALUE(0x12));
  265. #endif
  266. break;
  267. case 0x00300000:
  268. out_be32(&ddr->sdram_md_cntl,
  269. MD_CNTL_MD_EN |
  270. MD_CNTL_CS_SEL_CS0_CS1 |
  271. 0x04000000 |
  272. MD_CNTL_WRCW |
  273. MD_CNTL_MD_VALUE(0x1a));
  274. #if (CONFIG_DIMM_SLOTS_PER_CTLR == 2)
  275. if (!(regs->cs[2].config & SDRAM_CS_CONFIG_EN))
  276. break;
  277. while (in_be32(&ddr->sdram_md_cntl) & MD_CNTL_MD_EN)
  278. ;
  279. out_be32(&ddr->sdram_md_cntl,
  280. MD_CNTL_MD_EN |
  281. MD_CNTL_CS_SEL_CS2_CS3 |
  282. 0x04000000 |
  283. MD_CNTL_WRCW |
  284. MD_CNTL_MD_VALUE(0x1a));
  285. #endif
  286. break;
  287. default:
  288. out_be32(&ddr->sdram_md_cntl,
  289. MD_CNTL_MD_EN |
  290. MD_CNTL_CS_SEL_CS0_CS1 |
  291. 0x04000000 |
  292. MD_CNTL_WRCW |
  293. MD_CNTL_MD_VALUE(0x02));
  294. #if (CONFIG_DIMM_SLOTS_PER_CTLR == 2)
  295. if (!(regs->cs[2].config & SDRAM_CS_CONFIG_EN))
  296. break;
  297. while (in_be32(&ddr->sdram_md_cntl) & MD_CNTL_MD_EN)
  298. ;
  299. out_be32(&ddr->sdram_md_cntl,
  300. MD_CNTL_MD_EN |
  301. MD_CNTL_CS_SEL_CS2_CS3 |
  302. 0x04000000 |
  303. MD_CNTL_WRCW |
  304. MD_CNTL_MD_VALUE(0x02));
  305. #endif
  306. printf("Unsupported RC10\n");
  307. break;
  308. }
  309. while (in_be32(&ddr->sdram_md_cntl) & 0x80000000)
  310. ;
  311. udelay(6);
  312. out_be32(&ddr->sdram_cfg, temp_sdram_cfg);
  313. out_be32(&ddr->timing_cfg_2, regs->timing_cfg_2);
  314. out_be32(&ddr->debug[2], 0x0);
  315. out_be32(&ddr->ddr_zq_cntl, regs->ddr_zq_cntl);
  316. out_be32(&ddr->ddr_wrlvl_cntl, regs->ddr_wrlvl_cntl);
  317. out_be32(&ddr->sdram_cfg_2, regs->ddr_sdram_cfg_2);
  318. out_be32(&ddr->debug[12], save1);
  319. out_be32(&ddr->debug[21], save2);
  320. out_be32(&ddr->sdram_interval, regs->ddr_sdram_interval);
  321. }
  322. #endif
  323. /*
  324. * For 8572 DDR1 erratum - DDR controller may enter illegal state
  325. * when operatiing in 32-bit bus mode with 4-beat bursts,
  326. * This erratum does not affect DDR3 mode, only for DDR2 mode.
  327. */
  328. #ifdef CONFIG_SYS_FSL_ERRATUM_DDR_115
  329. debug("Workaround for ERRATUM_DDR_115\n");
  330. if ((((in_be32(&ddr->sdram_cfg) >> 24) & 0x7) == SDRAM_TYPE_DDR2)
  331. && in_be32(&ddr->sdram_cfg) & 0x80000) {
  332. /* set DEBUG_1[31] */
  333. setbits_be32(&ddr->debug[0], 1);
  334. }
  335. #endif
  336. #ifdef CONFIG_SYS_FSL_ERRATUM_DDR111_DDR134
  337. debug("Workaround for ERRATUM_DDR111_DDR134\n");
  338. /*
  339. * This is the combined workaround for DDR111 and DDR134
  340. * following the published errata for MPC8572
  341. */
  342. /* 1. Set EEBACR[3] */
  343. setbits_be32(&ecm->eebacr, 0x10000000);
  344. debug("Setting EEBACR[3] to 0x%08x\n", in_be32(&ecm->eebacr));
  345. /* 2. Set DINIT in SDRAM_CFG_2*/
  346. setbits_be32(&ddr->sdram_cfg_2, SDRAM_CFG2_D_INIT);
  347. debug("Setting sdram_cfg_2[D_INIT] to 0x%08x\n",
  348. in_be32(&ddr->sdram_cfg_2));
  349. /* 3. Set DEBUG_3[21] */
  350. setbits_be32(&ddr->debug[2], 0x400);
  351. debug("Setting DEBUG_3[21] to 0x%08x\n", in_be32(&ddr->debug[2]));
  352. #endif /* part 1 of the workaound */
  353. /*
  354. * 500 painful micro-seconds must elapse between
  355. * the DDR clock setup and the DDR config enable.
  356. * DDR2 need 200 us, and DDR3 need 500 us from spec,
  357. * we choose the max, that is 500 us for all of case.
  358. */
  359. udelay(500);
  360. asm volatile("sync;isync");
  361. #ifdef CONFIG_DEEP_SLEEP
  362. if (is_warm_boot()) {
  363. /* enter self-refresh */
  364. setbits_be32(&ddr->sdram_cfg_2, SDRAM_CFG2_FRC_SR);
  365. /* do board specific memory setup */
  366. board_mem_sleep_setup();
  367. temp_sdram_cfg = (in_be32(&ddr->sdram_cfg) | SDRAM_CFG_BI);
  368. } else
  369. #endif
  370. temp_sdram_cfg = (in_be32(&ddr->sdram_cfg) & ~SDRAM_CFG_BI);
  371. /* Let the controller go */
  372. out_be32(&ddr->sdram_cfg, temp_sdram_cfg | SDRAM_CFG_MEM_EN);
  373. asm volatile("sync;isync");
  374. total_gb_size_per_controller = 0;
  375. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  376. if (!(regs->cs[i].config & 0x80000000))
  377. continue;
  378. total_gb_size_per_controller += 1 << (
  379. ((regs->cs[i].config >> 14) & 0x3) + 2 +
  380. ((regs->cs[i].config >> 8) & 0x7) + 12 +
  381. ((regs->cs[i].config >> 0) & 0x7) + 8 +
  382. 3 - ((regs->ddr_sdram_cfg >> 19) & 0x3) -
  383. 26); /* minus 26 (count of 64M) */
  384. }
  385. if (fsl_ddr_get_intl3r() & 0x80000000) /* 3-way interleaving */
  386. total_gb_size_per_controller *= 3;
  387. else if (regs->cs[0].config & 0x20000000) /* 2-way interleaving */
  388. total_gb_size_per_controller <<= 1;
  389. /*
  390. * total memory / bus width = transactions needed
  391. * transactions needed / data rate = seconds
  392. * to add plenty of buffer, double the time
  393. * For example, 2GB on 666MT/s 64-bit bus takes about 402ms
  394. * Let's wait for 800ms
  395. */
  396. bus_width = 3 - ((ddr->sdram_cfg & SDRAM_CFG_DBW_MASK)
  397. >> SDRAM_CFG_DBW_SHIFT);
  398. timeout = ((total_gb_size_per_controller << (6 - bus_width)) * 100 /
  399. (get_ddr_freq(ctrl_num) >> 20)) << 1;
  400. #ifdef CONFIG_SYS_FSL_ERRATUM_DDR111_DDR134
  401. timeout_save = timeout;
  402. #endif
  403. total_gb_size_per_controller >>= 4; /* shift down to gb size */
  404. debug("total %d GB\n", total_gb_size_per_controller);
  405. debug("Need to wait up to %d * 10ms\n", timeout);
  406. /* Poll DDR_SDRAM_CFG_2[D_INIT] bit until auto-data init is done. */
  407. while ((in_be32(&ddr->sdram_cfg_2) & SDRAM_CFG2_D_INIT) &&
  408. (timeout >= 0)) {
  409. udelay(10000); /* throttle polling rate */
  410. timeout--;
  411. }
  412. if (timeout <= 0)
  413. printf("Waiting for D_INIT timeout. Memory may not work.\n");
  414. #ifdef CONFIG_SYS_FSL_ERRATUM_DDR111_DDR134
  415. /* continue this workaround */
  416. /* 4. Clear DEBUG3[21] */
  417. clrbits_be32(&ddr->debug[2], 0x400);
  418. debug("Clearing D3[21] to 0x%08x\n", in_be32(&ddr->debug[2]));
  419. /* DDR134 workaround starts */
  420. /* A: Clear sdram_cfg_2[odt_cfg] */
  421. clrbits_be32(&ddr->sdram_cfg_2, SDRAM_CFG2_ODT_CFG_MASK);
  422. debug("Clearing SDRAM_CFG2[ODT_CFG] to 0x%08x\n",
  423. in_be32(&ddr->sdram_cfg_2));
  424. /* B: Set DEBUG1[15] */
  425. setbits_be32(&ddr->debug[0], 0x10000);
  426. debug("Setting D1[15] to 0x%08x\n", in_be32(&ddr->debug[0]));
  427. /* C: Set timing_cfg_2[cpo] to 0b11111 */
  428. setbits_be32(&ddr->timing_cfg_2, TIMING_CFG_2_CPO_MASK);
  429. debug("Setting TMING_CFG_2[CPO] to 0x%08x\n",
  430. in_be32(&ddr->timing_cfg_2));
  431. /* D: Set D6 to 0x9f9f9f9f */
  432. out_be32(&ddr->debug[5], 0x9f9f9f9f);
  433. debug("Setting D6 to 0x%08x\n", in_be32(&ddr->debug[5]));
  434. /* E: Set D7 to 0x9f9f9f9f */
  435. out_be32(&ddr->debug[6], 0x9f9f9f9f);
  436. debug("Setting D7 to 0x%08x\n", in_be32(&ddr->debug[6]));
  437. /* F: Set D2[20] */
  438. setbits_be32(&ddr->debug[1], 0x800);
  439. debug("Setting D2[20] to 0x%08x\n", in_be32(&ddr->debug[1]));
  440. /* G: Poll on D2[20] until cleared */
  441. while (in_be32(&ddr->debug[1]) & 0x800)
  442. udelay(10000); /* throttle polling rate */
  443. /* H: Clear D1[15] */
  444. clrbits_be32(&ddr->debug[0], 0x10000);
  445. debug("Setting D1[15] to 0x%08x\n", in_be32(&ddr->debug[0]));
  446. /* I: Set sdram_cfg_2[odt_cfg] */
  447. setbits_be32(&ddr->sdram_cfg_2,
  448. regs->ddr_sdram_cfg_2 & SDRAM_CFG2_ODT_CFG_MASK);
  449. debug("Setting sdram_cfg_2 to 0x%08x\n", in_be32(&ddr->sdram_cfg_2));
  450. /* Continuing with the DDR111 workaround */
  451. /* 5. Set D2[21] */
  452. setbits_be32(&ddr->debug[1], 0x400);
  453. debug("Setting D2[21] to 0x%08x\n", in_be32(&ddr->debug[1]));
  454. /* 6. Poll D2[21] until its cleared */
  455. while (in_be32(&ddr->debug[1]) & 0x400)
  456. udelay(10000); /* throttle polling rate */
  457. /* 7. Wait for state machine 2nd run, roughly 400ms/GB */
  458. debug("Wait for %d * 10ms\n", timeout_save);
  459. udelay(timeout_save * 10000);
  460. /* 8. Set sdram_cfg_2[dinit] if options requires */
  461. setbits_be32(&ddr->sdram_cfg_2,
  462. regs->ddr_sdram_cfg_2 & SDRAM_CFG2_D_INIT);
  463. debug("Setting sdram_cfg_2 to 0x%08x\n", in_be32(&ddr->sdram_cfg_2));
  464. /* 9. Poll until dinit is cleared */
  465. timeout = timeout_save;
  466. debug("Need to wait up to %d * 10ms\n", timeout);
  467. while ((in_be32(&ddr->sdram_cfg_2) & SDRAM_CFG2_D_INIT) &&
  468. (timeout >= 0)) {
  469. udelay(10000); /* throttle polling rate */
  470. timeout--;
  471. }
  472. if (timeout <= 0)
  473. printf("Waiting for D_INIT timeout. Memory may not work.\n");
  474. /* 10. Clear EEBACR[3] */
  475. clrbits_be32(&ecm->eebacr, 10000000);
  476. debug("Clearing EEBACR[3] to 0x%08x\n", in_be32(&ecm->eebacr));
  477. if (csn != -1) {
  478. csn_bnds_t = (unsigned int *) &regs->cs[csn].bnds;
  479. *csn_bnds_t = csn_bnds_backup;
  480. debug("Change cs%d_bnds back to 0x%08x\n",
  481. csn, regs->cs[csn].bnds);
  482. setbits_be32(&ddr->sdram_cfg, 0x2); /* MEM_HALT */
  483. switch (csn) {
  484. case 0:
  485. out_be32(&ddr->cs0_bnds, regs->cs[csn].bnds);
  486. break;
  487. case 1:
  488. out_be32(&ddr->cs1_bnds, regs->cs[csn].bnds);
  489. break;
  490. #if CONFIG_CHIP_SELECTS_PER_CTRL > 2
  491. case 2:
  492. out_be32(&ddr->cs2_bnds, regs->cs[csn].bnds);
  493. break;
  494. case 3:
  495. out_be32(&ddr->cs3_bnds, regs->cs[csn].bnds);
  496. break;
  497. #endif
  498. }
  499. clrbits_be32(&ddr->sdram_cfg, 0x2);
  500. }
  501. #endif /* CONFIG_SYS_FSL_ERRATUM_DDR111_DDR134 */
  502. #ifdef CONFIG_DEEP_SLEEP
  503. if (is_warm_boot())
  504. /* exit self-refresh */
  505. clrbits_be32(&ddr->sdram_cfg_2, SDRAM_CFG2_FRC_SR);
  506. #endif
  507. }