mtk_qspi.c 7.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (c) 2018 MediaTek, Inc.
  4. * Author : Guochun.Mao@mediatek.com
  5. */
  6. #include <common.h>
  7. #include <dm.h>
  8. #include <malloc.h>
  9. #include <spi.h>
  10. #include <asm/io.h>
  11. #include <linux/iopoll.h>
  12. #include <linux/ioport.h>
  13. /* Register Offset */
  14. struct mtk_qspi_regs {
  15. u32 cmd;
  16. u32 cnt;
  17. u32 rdsr;
  18. u32 rdata;
  19. u32 radr[3];
  20. u32 wdata;
  21. u32 prgdata[6];
  22. u32 shreg[10];
  23. u32 cfg[2];
  24. u32 shreg10;
  25. u32 mode_mon;
  26. u32 status[4];
  27. u32 flash_time;
  28. u32 flash_cfg;
  29. u32 reserved_0[3];
  30. u32 sf_time;
  31. u32 pp_dw_data;
  32. u32 reserved_1;
  33. u32 delsel_0[2];
  34. u32 intrstus;
  35. u32 intren;
  36. u32 reserved_2;
  37. u32 cfg3;
  38. u32 reserved_3;
  39. u32 chksum;
  40. u32 aaicmd;
  41. u32 wrprot;
  42. u32 radr3;
  43. u32 dual;
  44. u32 delsel_1[3];
  45. };
  46. struct mtk_qspi_platdata {
  47. fdt_addr_t reg_base;
  48. fdt_addr_t mem_base;
  49. };
  50. struct mtk_qspi_priv {
  51. struct mtk_qspi_regs *regs;
  52. unsigned long *mem_base;
  53. u8 op;
  54. u8 tx[3]; /* only record max 3 bytes paras, when it's address. */
  55. u32 txlen; /* dout buffer length - op code length */
  56. u8 *rx;
  57. u32 rxlen;
  58. };
  59. #define MTK_QSPI_CMD_POLLINGREG_US 500000
  60. #define MTK_QSPI_WRBUF_SIZE 256
  61. #define MTK_QSPI_COMMAND_ENABLE 0x30
  62. /* NOR flash controller commands */
  63. #define MTK_QSPI_RD_TRIGGER BIT(0)
  64. #define MTK_QSPI_READSTATUS BIT(1)
  65. #define MTK_QSPI_PRG_CMD BIT(2)
  66. #define MTK_QSPI_WR_TRIGGER BIT(4)
  67. #define MTK_QSPI_WRITESTATUS BIT(5)
  68. #define MTK_QSPI_AUTOINC BIT(7)
  69. #define MTK_QSPI_MAX_RX_TX_SHIFT 0x6
  70. #define MTK_QSPI_MAX_SHIFT 0x8
  71. #define MTK_QSPI_WR_BUF_ENABLE 0x1
  72. #define MTK_QSPI_WR_BUF_DISABLE 0x0
  73. static int mtk_qspi_execute_cmd(struct mtk_qspi_priv *priv, u8 cmd)
  74. {
  75. u8 tmp;
  76. u8 val = cmd & ~MTK_QSPI_AUTOINC;
  77. writeb(cmd, &priv->regs->cmd);
  78. return readb_poll_timeout(&priv->regs->cmd, tmp, !(val & tmp),
  79. MTK_QSPI_CMD_POLLINGREG_US);
  80. }
  81. static int mtk_qspi_tx_rx(struct mtk_qspi_priv *priv)
  82. {
  83. int len = 1 + priv->txlen + priv->rxlen;
  84. int i, ret, idx;
  85. if (len > MTK_QSPI_MAX_SHIFT)
  86. return -ERR_INVAL;
  87. writeb(len * 8, &priv->regs->cnt);
  88. /* start at PRGDATA5, go down to PRGDATA0 */
  89. idx = MTK_QSPI_MAX_RX_TX_SHIFT - 1;
  90. /* opcode */
  91. writeb(priv->op, &priv->regs->prgdata[idx]);
  92. idx--;
  93. /* program TX data */
  94. for (i = 0; i < priv->txlen; i++, idx--)
  95. writeb(priv->tx[i], &priv->regs->prgdata[idx]);
  96. /* clear out rest of TX registers */
  97. while (idx >= 0) {
  98. writeb(0, &priv->regs->prgdata[idx]);
  99. idx--;
  100. }
  101. ret = mtk_qspi_execute_cmd(priv, MTK_QSPI_PRG_CMD);
  102. if (ret)
  103. return ret;
  104. /* restart at first RX byte */
  105. idx = priv->rxlen - 1;
  106. /* read out RX data */
  107. for (i = 0; i < priv->rxlen; i++, idx--)
  108. priv->rx[i] = readb(&priv->regs->shreg[idx]);
  109. return 0;
  110. }
  111. static int mtk_qspi_read(struct mtk_qspi_priv *priv,
  112. u32 addr, u8 *buf, u32 len)
  113. {
  114. memcpy(buf, (u8 *)priv->mem_base + addr, len);
  115. return 0;
  116. }
  117. static void mtk_qspi_set_addr(struct mtk_qspi_priv *priv, u32 addr)
  118. {
  119. int i;
  120. for (i = 0; i < 3; i++) {
  121. writeb(addr & 0xff, &priv->regs->radr[i]);
  122. addr >>= 8;
  123. }
  124. }
  125. static int mtk_qspi_write_single_byte(struct mtk_qspi_priv *priv,
  126. u32 addr, u32 length, const u8 *data)
  127. {
  128. int i, ret;
  129. mtk_qspi_set_addr(priv, addr);
  130. for (i = 0; i < length; i++) {
  131. writeb(*data++, &priv->regs->wdata);
  132. ret = mtk_qspi_execute_cmd(priv, MTK_QSPI_WR_TRIGGER);
  133. if (ret < 0)
  134. return ret;
  135. }
  136. return 0;
  137. }
  138. static int mtk_qspi_write_buffer(struct mtk_qspi_priv *priv, u32 addr,
  139. const u8 *buf)
  140. {
  141. int i, data;
  142. mtk_qspi_set_addr(priv, addr);
  143. for (i = 0; i < MTK_QSPI_WRBUF_SIZE; i += 4) {
  144. data = buf[i + 3] << 24 | buf[i + 2] << 16 |
  145. buf[i + 1] << 8 | buf[i];
  146. writel(data, &priv->regs->pp_dw_data);
  147. }
  148. return mtk_qspi_execute_cmd(priv, MTK_QSPI_WR_TRIGGER);
  149. }
  150. static int mtk_qspi_write(struct mtk_qspi_priv *priv,
  151. u32 addr, const u8 *buf, u32 len)
  152. {
  153. int ret;
  154. /* setting pre-fetch buffer for page program */
  155. writel(MTK_QSPI_WR_BUF_ENABLE, &priv->regs->cfg[1]);
  156. while (len >= MTK_QSPI_WRBUF_SIZE) {
  157. ret = mtk_qspi_write_buffer(priv, addr, buf);
  158. if (ret < 0)
  159. return ret;
  160. len -= MTK_QSPI_WRBUF_SIZE;
  161. addr += MTK_QSPI_WRBUF_SIZE;
  162. buf += MTK_QSPI_WRBUF_SIZE;
  163. }
  164. /* disable pre-fetch buffer for page program */
  165. writel(MTK_QSPI_WR_BUF_DISABLE, &priv->regs->cfg[1]);
  166. if (len)
  167. return mtk_qspi_write_single_byte(priv, addr, len, buf);
  168. return 0;
  169. }
  170. static int mtk_qspi_claim_bus(struct udevice *dev)
  171. {
  172. /* nothing to do */
  173. return 0;
  174. }
  175. static int mtk_qspi_release_bus(struct udevice *dev)
  176. {
  177. /* nothing to do */
  178. return 0;
  179. }
  180. static int mtk_qspi_transfer(struct mtk_qspi_priv *priv, unsigned int bitlen,
  181. const void *dout, void *din, unsigned long flags)
  182. {
  183. u32 bytes = DIV_ROUND_UP(bitlen, 8);
  184. u32 addr;
  185. if (!bytes)
  186. return -ERR_INVAL;
  187. if (dout) {
  188. if (flags & SPI_XFER_BEGIN) {
  189. /* parse op code and potential paras first */
  190. priv->op = *(u8 *)dout;
  191. if (bytes > 1)
  192. memcpy(priv->tx, (u8 *)dout + 1,
  193. bytes <= 4 ? bytes - 1 : 3);
  194. priv->txlen = bytes - 1;
  195. }
  196. if (flags == SPI_XFER_ONCE) {
  197. /* operations without receiving or sending data.
  198. * for example: erase, write flash register or write
  199. * enable...
  200. */
  201. priv->rx = NULL;
  202. priv->rxlen = 0;
  203. return mtk_qspi_tx_rx(priv);
  204. }
  205. if (flags & SPI_XFER_END) {
  206. /* here, dout should be data to be written.
  207. * and priv->tx should be filled 3Bytes address.
  208. */
  209. addr = priv->tx[0] << 16 | priv->tx[1] << 8 |
  210. priv->tx[2];
  211. return mtk_qspi_write(priv, addr, (u8 *)dout, bytes);
  212. }
  213. }
  214. if (din) {
  215. if (priv->txlen >= 3) {
  216. /* if run to here, priv->tx[] should be the address
  217. * where read data from,
  218. * and, din is the buf to receive data.
  219. */
  220. addr = priv->tx[0] << 16 | priv->tx[1] << 8 |
  221. priv->tx[2];
  222. return mtk_qspi_read(priv, addr, (u8 *)din, bytes);
  223. }
  224. /* should be reading flash's register */
  225. priv->rx = (u8 *)din;
  226. priv->rxlen = bytes;
  227. return mtk_qspi_tx_rx(priv);
  228. }
  229. return 0;
  230. }
  231. static int mtk_qspi_xfer(struct udevice *dev, unsigned int bitlen,
  232. const void *dout, void *din, unsigned long flags)
  233. {
  234. struct udevice *bus = dev->parent;
  235. struct mtk_qspi_priv *priv = dev_get_priv(bus);
  236. return mtk_qspi_transfer(priv, bitlen, dout, din, flags);
  237. }
  238. static int mtk_qspi_set_speed(struct udevice *bus, uint speed)
  239. {
  240. /* nothing to do */
  241. return 0;
  242. }
  243. static int mtk_qspi_set_mode(struct udevice *bus, uint mode)
  244. {
  245. /* nothing to do */
  246. return 0;
  247. }
  248. static int mtk_qspi_ofdata_to_platdata(struct udevice *bus)
  249. {
  250. struct resource res_reg, res_mem;
  251. struct mtk_qspi_platdata *plat = bus->platdata;
  252. int ret;
  253. ret = dev_read_resource_byname(bus, "reg_base", &res_reg);
  254. if (ret) {
  255. debug("can't get reg_base resource(ret = %d)\n", ret);
  256. return -ENOMEM;
  257. }
  258. ret = dev_read_resource_byname(bus, "mem_base", &res_mem);
  259. if (ret) {
  260. debug("can't get map_base resource(ret = %d)\n", ret);
  261. return -ENOMEM;
  262. }
  263. plat->mem_base = res_mem.start;
  264. plat->reg_base = res_reg.start;
  265. return 0;
  266. }
  267. static int mtk_qspi_probe(struct udevice *bus)
  268. {
  269. struct mtk_qspi_platdata *plat = dev_get_platdata(bus);
  270. struct mtk_qspi_priv *priv = dev_get_priv(bus);
  271. priv->regs = (struct mtk_qspi_regs *)plat->reg_base;
  272. priv->mem_base = (unsigned long *)plat->mem_base;
  273. writel(MTK_QSPI_COMMAND_ENABLE, &priv->regs->wrprot);
  274. return 0;
  275. }
  276. static const struct dm_spi_ops mtk_qspi_ops = {
  277. .claim_bus = mtk_qspi_claim_bus,
  278. .release_bus = mtk_qspi_release_bus,
  279. .xfer = mtk_qspi_xfer,
  280. .set_speed = mtk_qspi_set_speed,
  281. .set_mode = mtk_qspi_set_mode,
  282. };
  283. static const struct udevice_id mtk_qspi_ids[] = {
  284. { .compatible = "mediatek,mt7629-qspi" },
  285. { }
  286. };
  287. U_BOOT_DRIVER(mtk_qspi) = {
  288. .name = "mtk_qspi",
  289. .id = UCLASS_SPI,
  290. .of_match = mtk_qspi_ids,
  291. .ops = &mtk_qspi_ops,
  292. .ofdata_to_platdata = mtk_qspi_ofdata_to_platdata,
  293. .platdata_auto_alloc_size = sizeof(struct mtk_qspi_platdata),
  294. .priv_auto_alloc_size = sizeof(struct mtk_qspi_priv),
  295. .probe = mtk_qspi_probe,
  296. };