mxc_spi.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464
  1. /*
  2. * Copyright (C) 2008, Guennadi Liakhovetski <lg@denx.de>
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #include <common.h>
  7. #include <malloc.h>
  8. #include <spi.h>
  9. #include <asm/errno.h>
  10. #include <asm/io.h>
  11. #include <asm/gpio.h>
  12. #include <asm/arch/imx-regs.h>
  13. #include <asm/arch/clock.h>
  14. #include <asm/imx-common/spi.h>
  15. #ifdef CONFIG_MX27
  16. /* i.MX27 has a completely wrong register layout and register definitions in the
  17. * datasheet, the correct one is in the Freescale's Linux driver */
  18. #error "i.MX27 CSPI not supported due to drastic differences in register definitions" \
  19. "See linux mxc_spi driver from Freescale for details."
  20. #endif
  21. static unsigned long spi_bases[] = {
  22. MXC_SPI_BASE_ADDRESSES
  23. };
  24. __weak int board_spi_cs_gpio(unsigned bus, unsigned cs)
  25. {
  26. return -1;
  27. }
  28. #define OUT MXC_GPIO_DIRECTION_OUT
  29. #define reg_read readl
  30. #define reg_write(a, v) writel(v, a)
  31. #if !defined(CONFIG_SYS_SPI_MXC_WAIT)
  32. #define CONFIG_SYS_SPI_MXC_WAIT (CONFIG_SYS_HZ/100) /* 10 ms */
  33. #endif
  34. struct mxc_spi_slave {
  35. struct spi_slave slave;
  36. unsigned long base;
  37. u32 ctrl_reg;
  38. #if defined(MXC_ECSPI)
  39. u32 cfg_reg;
  40. #endif
  41. int gpio;
  42. int ss_pol;
  43. };
  44. static inline struct mxc_spi_slave *to_mxc_spi_slave(struct spi_slave *slave)
  45. {
  46. return container_of(slave, struct mxc_spi_slave, slave);
  47. }
  48. void spi_cs_activate(struct spi_slave *slave)
  49. {
  50. struct mxc_spi_slave *mxcs = to_mxc_spi_slave(slave);
  51. if (mxcs->gpio > 0)
  52. gpio_set_value(mxcs->gpio, mxcs->ss_pol);
  53. }
  54. void spi_cs_deactivate(struct spi_slave *slave)
  55. {
  56. struct mxc_spi_slave *mxcs = to_mxc_spi_slave(slave);
  57. if (mxcs->gpio > 0)
  58. gpio_set_value(mxcs->gpio,
  59. !(mxcs->ss_pol));
  60. }
  61. u32 get_cspi_div(u32 div)
  62. {
  63. int i;
  64. for (i = 0; i < 8; i++) {
  65. if (div <= (4 << i))
  66. return i;
  67. }
  68. return i;
  69. }
  70. #ifdef MXC_CSPI
  71. static s32 spi_cfg_mxc(struct mxc_spi_slave *mxcs, unsigned int cs,
  72. unsigned int max_hz, unsigned int mode)
  73. {
  74. unsigned int ctrl_reg;
  75. u32 clk_src;
  76. u32 div;
  77. clk_src = mxc_get_clock(MXC_CSPI_CLK);
  78. div = DIV_ROUND_UP(clk_src, max_hz);
  79. div = get_cspi_div(div);
  80. debug("clk %d Hz, div %d, real clk %d Hz\n",
  81. max_hz, div, clk_src / (4 << div));
  82. ctrl_reg = MXC_CSPICTRL_CHIPSELECT(cs) |
  83. MXC_CSPICTRL_BITCOUNT(MXC_CSPICTRL_MAXBITS) |
  84. MXC_CSPICTRL_DATARATE(div) |
  85. MXC_CSPICTRL_EN |
  86. #ifdef CONFIG_MX35
  87. MXC_CSPICTRL_SSCTL |
  88. #endif
  89. MXC_CSPICTRL_MODE;
  90. if (mode & SPI_CPHA)
  91. ctrl_reg |= MXC_CSPICTRL_PHA;
  92. if (mode & SPI_CPOL)
  93. ctrl_reg |= MXC_CSPICTRL_POL;
  94. if (mode & SPI_CS_HIGH)
  95. ctrl_reg |= MXC_CSPICTRL_SSPOL;
  96. mxcs->ctrl_reg = ctrl_reg;
  97. return 0;
  98. }
  99. #endif
  100. #ifdef MXC_ECSPI
  101. static s32 spi_cfg_mxc(struct mxc_spi_slave *mxcs, unsigned int cs,
  102. unsigned int max_hz, unsigned int mode)
  103. {
  104. u32 clk_src = mxc_get_clock(MXC_CSPI_CLK);
  105. s32 reg_ctrl, reg_config;
  106. u32 ss_pol = 0, sclkpol = 0, sclkpha = 0, sclkctl = 0;
  107. u32 pre_div = 0, post_div = 0;
  108. struct cspi_regs *regs = (struct cspi_regs *)mxcs->base;
  109. if (max_hz == 0) {
  110. printf("Error: desired clock is 0\n");
  111. return -1;
  112. }
  113. /*
  114. * Reset SPI and set all CSs to master mode, if toggling
  115. * between slave and master mode we might see a glitch
  116. * on the clock line
  117. */
  118. reg_ctrl = MXC_CSPICTRL_MODE_MASK;
  119. reg_write(&regs->ctrl, reg_ctrl);
  120. reg_ctrl |= MXC_CSPICTRL_EN;
  121. reg_write(&regs->ctrl, reg_ctrl);
  122. if (clk_src > max_hz) {
  123. pre_div = (clk_src - 1) / max_hz;
  124. /* fls(1) = 1, fls(0x80000000) = 32, fls(16) = 5 */
  125. post_div = fls(pre_div);
  126. if (post_div > 4) {
  127. post_div -= 4;
  128. if (post_div >= 16) {
  129. printf("Error: no divider for the freq: %d\n",
  130. max_hz);
  131. return -1;
  132. }
  133. pre_div >>= post_div;
  134. } else {
  135. post_div = 0;
  136. }
  137. }
  138. debug("pre_div = %d, post_div=%d\n", pre_div, post_div);
  139. reg_ctrl = (reg_ctrl & ~MXC_CSPICTRL_SELCHAN(3)) |
  140. MXC_CSPICTRL_SELCHAN(cs);
  141. reg_ctrl = (reg_ctrl & ~MXC_CSPICTRL_PREDIV(0x0F)) |
  142. MXC_CSPICTRL_PREDIV(pre_div);
  143. reg_ctrl = (reg_ctrl & ~MXC_CSPICTRL_POSTDIV(0x0F)) |
  144. MXC_CSPICTRL_POSTDIV(post_div);
  145. /* We need to disable SPI before changing registers */
  146. reg_ctrl &= ~MXC_CSPICTRL_EN;
  147. if (mode & SPI_CS_HIGH)
  148. ss_pol = 1;
  149. if (mode & SPI_CPOL) {
  150. sclkpol = 1;
  151. sclkctl = 1;
  152. }
  153. if (mode & SPI_CPHA)
  154. sclkpha = 1;
  155. reg_config = reg_read(&regs->cfg);
  156. /*
  157. * Configuration register setup
  158. * The MX51 supports different setup for each SS
  159. */
  160. reg_config = (reg_config & ~(1 << (cs + MXC_CSPICON_SSPOL))) |
  161. (ss_pol << (cs + MXC_CSPICON_SSPOL));
  162. reg_config = (reg_config & ~(1 << (cs + MXC_CSPICON_POL))) |
  163. (sclkpol << (cs + MXC_CSPICON_POL));
  164. reg_config = (reg_config & ~(1 << (cs + MXC_CSPICON_CTL))) |
  165. (sclkctl << (cs + MXC_CSPICON_CTL));
  166. reg_config = (reg_config & ~(1 << (cs + MXC_CSPICON_PHA))) |
  167. (sclkpha << (cs + MXC_CSPICON_PHA));
  168. debug("reg_ctrl = 0x%x\n", reg_ctrl);
  169. reg_write(&regs->ctrl, reg_ctrl);
  170. debug("reg_config = 0x%x\n", reg_config);
  171. reg_write(&regs->cfg, reg_config);
  172. /* save config register and control register */
  173. mxcs->ctrl_reg = reg_ctrl;
  174. mxcs->cfg_reg = reg_config;
  175. /* clear interrupt reg */
  176. reg_write(&regs->intr, 0);
  177. reg_write(&regs->stat, MXC_CSPICTRL_TC | MXC_CSPICTRL_RXOVF);
  178. return 0;
  179. }
  180. #endif
  181. int spi_xchg_single(struct spi_slave *slave, unsigned int bitlen,
  182. const u8 *dout, u8 *din, unsigned long flags)
  183. {
  184. struct mxc_spi_slave *mxcs = to_mxc_spi_slave(slave);
  185. int nbytes = DIV_ROUND_UP(bitlen, 8);
  186. u32 data, cnt, i;
  187. struct cspi_regs *regs = (struct cspi_regs *)mxcs->base;
  188. u32 ts;
  189. int status;
  190. debug("%s: bitlen %d dout 0x%x din 0x%x\n",
  191. __func__, bitlen, (u32)dout, (u32)din);
  192. mxcs->ctrl_reg = (mxcs->ctrl_reg &
  193. ~MXC_CSPICTRL_BITCOUNT(MXC_CSPICTRL_MAXBITS)) |
  194. MXC_CSPICTRL_BITCOUNT(bitlen - 1);
  195. reg_write(&regs->ctrl, mxcs->ctrl_reg | MXC_CSPICTRL_EN);
  196. #ifdef MXC_ECSPI
  197. reg_write(&regs->cfg, mxcs->cfg_reg);
  198. #endif
  199. /* Clear interrupt register */
  200. reg_write(&regs->stat, MXC_CSPICTRL_TC | MXC_CSPICTRL_RXOVF);
  201. /*
  202. * The SPI controller works only with words,
  203. * check if less than a word is sent.
  204. * Access to the FIFO is only 32 bit
  205. */
  206. if (bitlen % 32) {
  207. data = 0;
  208. cnt = (bitlen % 32) / 8;
  209. if (dout) {
  210. for (i = 0; i < cnt; i++) {
  211. data = (data << 8) | (*dout++ & 0xFF);
  212. }
  213. }
  214. debug("Sending SPI 0x%x\n", data);
  215. reg_write(&regs->txdata, data);
  216. nbytes -= cnt;
  217. }
  218. data = 0;
  219. while (nbytes > 0) {
  220. data = 0;
  221. if (dout) {
  222. /* Buffer is not 32-bit aligned */
  223. if ((unsigned long)dout & 0x03) {
  224. data = 0;
  225. for (i = 0; i < 4; i++)
  226. data = (data << 8) | (*dout++ & 0xFF);
  227. } else {
  228. data = *(u32 *)dout;
  229. data = cpu_to_be32(data);
  230. dout += 4;
  231. }
  232. }
  233. debug("Sending SPI 0x%x\n", data);
  234. reg_write(&regs->txdata, data);
  235. nbytes -= 4;
  236. }
  237. /* FIFO is written, now starts the transfer setting the XCH bit */
  238. reg_write(&regs->ctrl, mxcs->ctrl_reg |
  239. MXC_CSPICTRL_EN | MXC_CSPICTRL_XCH);
  240. ts = get_timer(0);
  241. status = reg_read(&regs->stat);
  242. /* Wait until the TC (Transfer completed) bit is set */
  243. while ((status & MXC_CSPICTRL_TC) == 0) {
  244. if (get_timer(ts) > CONFIG_SYS_SPI_MXC_WAIT) {
  245. printf("spi_xchg_single: Timeout!\n");
  246. return -1;
  247. }
  248. status = reg_read(&regs->stat);
  249. }
  250. /* Transfer completed, clear any pending request */
  251. reg_write(&regs->stat, MXC_CSPICTRL_TC | MXC_CSPICTRL_RXOVF);
  252. nbytes = DIV_ROUND_UP(bitlen, 8);
  253. cnt = nbytes % 32;
  254. if (bitlen % 32) {
  255. data = reg_read(&regs->rxdata);
  256. cnt = (bitlen % 32) / 8;
  257. data = cpu_to_be32(data) >> ((sizeof(data) - cnt) * 8);
  258. debug("SPI Rx unaligned: 0x%x\n", data);
  259. if (din) {
  260. memcpy(din, &data, cnt);
  261. din += cnt;
  262. }
  263. nbytes -= cnt;
  264. }
  265. while (nbytes > 0) {
  266. u32 tmp;
  267. tmp = reg_read(&regs->rxdata);
  268. data = cpu_to_be32(tmp);
  269. debug("SPI Rx: 0x%x 0x%x\n", tmp, data);
  270. cnt = min(nbytes, sizeof(data));
  271. if (din) {
  272. memcpy(din, &data, cnt);
  273. din += cnt;
  274. }
  275. nbytes -= cnt;
  276. }
  277. return 0;
  278. }
  279. int spi_xfer(struct spi_slave *slave, unsigned int bitlen, const void *dout,
  280. void *din, unsigned long flags)
  281. {
  282. int n_bytes = DIV_ROUND_UP(bitlen, 8);
  283. int n_bits;
  284. int ret;
  285. u32 blk_size;
  286. u8 *p_outbuf = (u8 *)dout;
  287. u8 *p_inbuf = (u8 *)din;
  288. if (!slave)
  289. return -1;
  290. if (flags & SPI_XFER_BEGIN)
  291. spi_cs_activate(slave);
  292. while (n_bytes > 0) {
  293. if (n_bytes < MAX_SPI_BYTES)
  294. blk_size = n_bytes;
  295. else
  296. blk_size = MAX_SPI_BYTES;
  297. n_bits = blk_size * 8;
  298. ret = spi_xchg_single(slave, n_bits, p_outbuf, p_inbuf, 0);
  299. if (ret)
  300. return ret;
  301. if (dout)
  302. p_outbuf += blk_size;
  303. if (din)
  304. p_inbuf += blk_size;
  305. n_bytes -= blk_size;
  306. }
  307. if (flags & SPI_XFER_END) {
  308. spi_cs_deactivate(slave);
  309. }
  310. return 0;
  311. }
  312. void spi_init(void)
  313. {
  314. }
  315. /*
  316. * Some SPI devices require active chip-select over multiple
  317. * transactions, we achieve this using a GPIO. Still, the SPI
  318. * controller has to be configured to use one of its own chipselects.
  319. * To use this feature you have to implement board_spi_cs_gpio() to assign
  320. * a gpio value for each cs (-1 if cs doesn't need to use gpio).
  321. * You must use some unused on this SPI controller cs between 0 and 3.
  322. */
  323. static int setup_cs_gpio(struct mxc_spi_slave *mxcs,
  324. unsigned int bus, unsigned int cs)
  325. {
  326. int ret;
  327. mxcs->gpio = board_spi_cs_gpio(bus, cs);
  328. if (mxcs->gpio == -1)
  329. return 0;
  330. ret = gpio_direction_output(mxcs->gpio, !(mxcs->ss_pol));
  331. if (ret) {
  332. printf("mxc_spi: cannot setup gpio %d\n", mxcs->gpio);
  333. return -EINVAL;
  334. }
  335. return 0;
  336. }
  337. struct spi_slave *spi_setup_slave(unsigned int bus, unsigned int cs,
  338. unsigned int max_hz, unsigned int mode)
  339. {
  340. struct mxc_spi_slave *mxcs;
  341. int ret;
  342. if (bus >= ARRAY_SIZE(spi_bases))
  343. return NULL;
  344. mxcs = spi_alloc_slave(struct mxc_spi_slave, bus, cs);
  345. if (!mxcs) {
  346. puts("mxc_spi: SPI Slave not allocated !\n");
  347. return NULL;
  348. }
  349. mxcs->ss_pol = (mode & SPI_CS_HIGH) ? 1 : 0;
  350. ret = setup_cs_gpio(mxcs, bus, cs);
  351. if (ret < 0) {
  352. free(mxcs);
  353. return NULL;
  354. }
  355. mxcs->base = spi_bases[bus];
  356. ret = spi_cfg_mxc(mxcs, cs, max_hz, mode);
  357. if (ret) {
  358. printf("mxc_spi: cannot setup SPI controller\n");
  359. free(mxcs);
  360. return NULL;
  361. }
  362. return &mxcs->slave;
  363. }
  364. void spi_free_slave(struct spi_slave *slave)
  365. {
  366. struct mxc_spi_slave *mxcs = to_mxc_spi_slave(slave);
  367. free(mxcs);
  368. }
  369. int spi_claim_bus(struct spi_slave *slave)
  370. {
  371. struct mxc_spi_slave *mxcs = to_mxc_spi_slave(slave);
  372. struct cspi_regs *regs = (struct cspi_regs *)mxcs->base;
  373. reg_write(&regs->rxdata, 1);
  374. udelay(1);
  375. reg_write(&regs->ctrl, mxcs->ctrl_reg);
  376. reg_write(&regs->period, MXC_CSPIPERIOD_32KHZ);
  377. reg_write(&regs->intr, 0);
  378. return 0;
  379. }
  380. void spi_release_bus(struct spi_slave *slave)
  381. {
  382. /* TODO: Shut the controller down */
  383. }