timer.h 1.9 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061
  1. /*
  2. * Copyright (C) 2011 by Vladimir Zapolskiy <vz@mleia.com>
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #ifndef _LPC32XX_TIMER_H
  7. #define _LPC32XX_TIMER_H
  8. #include <asm/types.h>
  9. /* Timer/Counter Registers */
  10. struct timer_regs {
  11. u32 ir; /* Interrupt Register */
  12. u32 tcr; /* Timer Control Register */
  13. u32 tc; /* Timer Counter */
  14. u32 pr; /* Prescale Register */
  15. u32 pc; /* Prescale Counter */
  16. u32 mcr; /* Match Control Register */
  17. u32 mr[4]; /* Match Registers */
  18. u32 ccr; /* Capture Control Register */
  19. u32 cr[4]; /* Capture Registers */
  20. u32 emr; /* External Match Register */
  21. u32 reserved[12];
  22. u32 ctcr; /* Count Control Register */
  23. };
  24. /* Timer/Counter Interrupt Register bits */
  25. #define TIMER_IR_CR(n) (1 << ((n) + 4))
  26. #define TIMER_IR_MR(n) (1 << (n))
  27. /* Timer/Counter Timer Control Register bits */
  28. #define TIMER_TCR_COUNTER_RESET (1 << 1)
  29. #define TIMER_TCR_COUNTER_ENABLE (1 << 0)
  30. #define TIMER_TCR_COUNTER_DISABLE (0 << 0)
  31. /* Timer/Counter Match Control Register bits */
  32. #define TIMER_MCR_STOP(n) (1 << (3 * (n) + 2))
  33. #define TIMER_MCR_RESET(n) (1 << (3 * (n) + 1))
  34. #define TIMER_MCR_INTERRUPT(n) (1 << (3 * (n)))
  35. /* Timer/Counter Capture Control Register bits */
  36. #define TIMER_CCR_INTERRUPT(n) (1 << (3 * (n) + 2))
  37. #define TIMER_CCR_FALLING_EDGE(n) (1 << (3 * (n) + 1))
  38. #define TIMER_CCR_RISING_EDGE(n) (1 << (3 * (n)))
  39. /* Timer/Counter External Match Register bits */
  40. #define TIMER_EMR_EMC_TOGGLE(n) (0x3 << (2 * (n) + 4))
  41. #define TIMER_EMR_EMC_SET(n) (0x2 << (2 * (n) + 4))
  42. #define TIMER_EMR_EMC_CLEAR(n) (0x1 << (2 * (n) + 4))
  43. #define TIMER_EMR_EMC_NOTHING(n) (0x0 << (2 * (n) + 4))
  44. #define TIMER_EMR_EM(n) (1 << (n))
  45. /* Timer/Counter Count Control Register bits */
  46. #define TIMER_CTCR_INPUT(n) ((n) << 2)
  47. #define TIMER_CTCR_MODE_COUNTER_BOTH (0x3 << 0)
  48. #define TIMER_CTCR_MODE_COUNTER_FALLING (0x2 << 0)
  49. #define TIMER_CTCR_MODE_COUNTER_RISING (0x1 << 0)
  50. #define TIMER_CTCR_MODE_TIMER (0x0 << 0)
  51. #endif /* _LPC32XX_TIMER_H */