clock_manager.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360
  1. /*
  2. * Copyright (C) 2013 Altera Corporation <www.altera.com>
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #include <common.h>
  7. #include <asm/io.h>
  8. #include <asm/arch/clock_manager.h>
  9. static const struct socfpga_clock_manager *clock_manager_base =
  10. (void *)SOCFPGA_CLKMGR_ADDRESS;
  11. #define CLKMGR_BYPASS_ENABLE 1
  12. #define CLKMGR_BYPASS_DISABLE 0
  13. #define CLKMGR_STAT_IDLE 0
  14. #define CLKMGR_STAT_BUSY 1
  15. #define CLKMGR_BYPASS_PERPLLSRC_SELECT_EOSC1 0
  16. #define CLKMGR_BYPASS_PERPLLSRC_SELECT_INPUT_MUX 1
  17. #define CLKMGR_BYPASS_SDRPLLSRC_SELECT_EOSC1 0
  18. #define CLKMGR_BYPASS_SDRPLLSRC_SELECT_INPUT_MUX 1
  19. #define CLEAR_BGP_EN_PWRDN \
  20. (CLKMGR_MAINPLLGRP_VCO_PWRDN_SET(0)| \
  21. CLKMGR_MAINPLLGRP_VCO_EN_SET(0)| \
  22. CLKMGR_MAINPLLGRP_VCO_BGPWRDN_SET(0))
  23. #define VCO_EN_BASE \
  24. (CLKMGR_MAINPLLGRP_VCO_PWRDN_SET(0)| \
  25. CLKMGR_MAINPLLGRP_VCO_EN_SET(1)| \
  26. CLKMGR_MAINPLLGRP_VCO_BGPWRDN_SET(0))
  27. static inline void cm_wait_for_lock(uint32_t mask)
  28. {
  29. register uint32_t inter_val;
  30. do {
  31. inter_val = readl(&clock_manager_base->inter) & mask;
  32. } while (inter_val != mask);
  33. }
  34. /* function to poll in the fsm busy bit */
  35. static inline void cm_wait_for_fsm(void)
  36. {
  37. while (readl(&clock_manager_base->stat) & CLKMGR_STAT_BUSY)
  38. ;
  39. }
  40. /*
  41. * function to write the bypass register which requires a poll of the
  42. * busy bit
  43. */
  44. static inline void cm_write_bypass(uint32_t val)
  45. {
  46. writel(val, &clock_manager_base->bypass);
  47. cm_wait_for_fsm();
  48. }
  49. /* function to write the ctrl register which requires a poll of the busy bit */
  50. static inline void cm_write_ctrl(uint32_t val)
  51. {
  52. writel(val, &clock_manager_base->ctrl);
  53. cm_wait_for_fsm();
  54. }
  55. /* function to write a clock register that has phase information */
  56. static inline void cm_write_with_phase(uint32_t value,
  57. uint32_t reg_address, uint32_t mask)
  58. {
  59. /* poll until phase is zero */
  60. while (readl(reg_address) & mask)
  61. ;
  62. writel(value, reg_address);
  63. while (readl(reg_address) & mask)
  64. ;
  65. }
  66. /*
  67. * Setup clocks while making no assumptions about previous state of the clocks.
  68. *
  69. * Start by being paranoid and gate all sw managed clocks
  70. * Put all plls in bypass
  71. * Put all plls VCO registers back to reset value (bandgap power down).
  72. * Put peripheral and main pll src to reset value to avoid glitch.
  73. * Delay 5 us.
  74. * Deassert bandgap power down and set numerator and denominator
  75. * Start 7 us timer.
  76. * set internal dividers
  77. * Wait for 7 us timer.
  78. * Enable plls
  79. * Set external dividers while plls are locking
  80. * Wait for pll lock
  81. * Assert/deassert outreset all.
  82. * Take all pll's out of bypass
  83. * Clear safe mode
  84. * set source main and peripheral clocks
  85. * Ungate clocks
  86. */
  87. void cm_basic_init(const cm_config_t *cfg)
  88. {
  89. uint32_t start, timeout;
  90. /* Start by being paranoid and gate all sw managed clocks */
  91. /*
  92. * We need to disable nandclk
  93. * and then do another apb access before disabling
  94. * gatting off the rest of the periperal clocks.
  95. */
  96. writel(~CLKMGR_PERPLLGRP_EN_NANDCLK_MASK &
  97. readl(&clock_manager_base->per_pll.en),
  98. &clock_manager_base->per_pll.en);
  99. /* DO NOT GATE OFF DEBUG CLOCKS & BRIDGE CLOCKS */
  100. writel(CLKMGR_MAINPLLGRP_EN_DBGTIMERCLK_MASK |
  101. CLKMGR_MAINPLLGRP_EN_DBGTRACECLK_MASK |
  102. CLKMGR_MAINPLLGRP_EN_DBGCLK_MASK |
  103. CLKMGR_MAINPLLGRP_EN_DBGATCLK_MASK |
  104. CLKMGR_MAINPLLGRP_EN_S2FUSER0CLK_MASK |
  105. CLKMGR_MAINPLLGRP_EN_L4MPCLK_MASK,
  106. &clock_manager_base->main_pll.en);
  107. writel(0, &clock_manager_base->sdr_pll.en);
  108. /* now we can gate off the rest of the peripheral clocks */
  109. writel(0, &clock_manager_base->per_pll.en);
  110. /* Put all plls in bypass */
  111. cm_write_bypass(
  112. CLKMGR_BYPASS_PERPLLSRC_SET(
  113. CLKMGR_BYPASS_PERPLLSRC_SELECT_EOSC1) |
  114. CLKMGR_BYPASS_SDRPLLSRC_SET(
  115. CLKMGR_BYPASS_SDRPLLSRC_SELECT_EOSC1) |
  116. CLKMGR_BYPASS_PERPLL_SET(CLKMGR_BYPASS_ENABLE) |
  117. CLKMGR_BYPASS_SDRPLL_SET(CLKMGR_BYPASS_ENABLE) |
  118. CLKMGR_BYPASS_MAINPLL_SET(CLKMGR_BYPASS_ENABLE));
  119. /*
  120. * Put all plls VCO registers back to reset value.
  121. * Some code might have messed with them.
  122. */
  123. writel(CLKMGR_MAINPLLGRP_VCO_RESET_VALUE,
  124. &clock_manager_base->main_pll.vco);
  125. writel(CLKMGR_PERPLLGRP_VCO_RESET_VALUE,
  126. &clock_manager_base->per_pll.vco);
  127. writel(CLKMGR_SDRPLLGRP_VCO_RESET_VALUE,
  128. &clock_manager_base->sdr_pll.vco);
  129. /*
  130. * The clocks to the flash devices and the L4_MAIN clocks can
  131. * glitch when coming out of safe mode if their source values
  132. * are different from their reset value. So the trick it to
  133. * put them back to their reset state, and change input
  134. * after exiting safe mode but before ungating the clocks.
  135. */
  136. writel(CLKMGR_PERPLLGRP_SRC_RESET_VALUE,
  137. &clock_manager_base->per_pll.src);
  138. writel(CLKMGR_MAINPLLGRP_L4SRC_RESET_VALUE,
  139. &clock_manager_base->main_pll.l4src);
  140. /* read back for the required 5 us delay. */
  141. readl(&clock_manager_base->main_pll.vco);
  142. readl(&clock_manager_base->per_pll.vco);
  143. readl(&clock_manager_base->sdr_pll.vco);
  144. /*
  145. * We made sure bgpwr down was assert for 5 us. Now deassert BG PWR DN
  146. * with numerator and denominator.
  147. */
  148. writel(cfg->main_vco_base | CLEAR_BGP_EN_PWRDN |
  149. CLKMGR_MAINPLLGRP_VCO_REGEXTSEL_MASK,
  150. &clock_manager_base->main_pll.vco);
  151. writel(cfg->peri_vco_base | CLEAR_BGP_EN_PWRDN |
  152. CLKMGR_PERPLLGRP_VCO_REGEXTSEL_MASK,
  153. &clock_manager_base->per_pll.vco);
  154. writel(CLKMGR_SDRPLLGRP_VCO_OUTRESET_SET(0) |
  155. CLKMGR_SDRPLLGRP_VCO_OUTRESETALL_SET(0) |
  156. cfg->sdram_vco_base | CLEAR_BGP_EN_PWRDN |
  157. CLKMGR_SDRPLLGRP_VCO_REGEXTSEL_MASK,
  158. &clock_manager_base->sdr_pll.vco);
  159. /*
  160. * Time starts here
  161. * must wait 7 us from BGPWRDN_SET(0) to VCO_ENABLE_SET(1)
  162. */
  163. start = get_timer(0);
  164. /* timeout in unit of us as CONFIG_SYS_HZ = 1000*1000 */
  165. timeout = 7;
  166. /* main mpu */
  167. writel(cfg->mpuclk, &clock_manager_base->main_pll.mpuclk);
  168. /* main main clock */
  169. writel(cfg->mainclk, &clock_manager_base->main_pll.mainclk);
  170. /* main for dbg */
  171. writel(cfg->dbgatclk, &clock_manager_base->main_pll.dbgatclk);
  172. /* main for cfgs2fuser0clk */
  173. writel(cfg->cfg2fuser0clk,
  174. &clock_manager_base->main_pll.cfgs2fuser0clk);
  175. /* Peri emac0 50 MHz default to RMII */
  176. writel(cfg->emac0clk, &clock_manager_base->per_pll.emac0clk);
  177. /* Peri emac1 50 MHz default to RMII */
  178. writel(cfg->emac1clk, &clock_manager_base->per_pll.emac1clk);
  179. /* Peri QSPI */
  180. writel(cfg->mainqspiclk, &clock_manager_base->main_pll.mainqspiclk);
  181. writel(cfg->perqspiclk, &clock_manager_base->per_pll.perqspiclk);
  182. /* Peri pernandsdmmcclk */
  183. writel(cfg->pernandsdmmcclk,
  184. &clock_manager_base->per_pll.pernandsdmmcclk);
  185. /* Peri perbaseclk */
  186. writel(cfg->perbaseclk, &clock_manager_base->per_pll.perbaseclk);
  187. /* Peri s2fuser1clk */
  188. writel(cfg->s2fuser1clk, &clock_manager_base->per_pll.s2fuser1clk);
  189. /* 7 us must have elapsed before we can enable the VCO */
  190. while (get_timer(start) < timeout)
  191. ;
  192. /* Enable vco */
  193. /* main pll vco */
  194. writel(cfg->main_vco_base | VCO_EN_BASE,
  195. &clock_manager_base->main_pll.vco);
  196. /* periferal pll */
  197. writel(cfg->peri_vco_base | VCO_EN_BASE,
  198. &clock_manager_base->per_pll.vco);
  199. /* sdram pll vco */
  200. writel(CLKMGR_SDRPLLGRP_VCO_OUTRESET_SET(0) |
  201. CLKMGR_SDRPLLGRP_VCO_OUTRESETALL_SET(0) |
  202. cfg->sdram_vco_base | VCO_EN_BASE,
  203. &clock_manager_base->sdr_pll.vco);
  204. /* L3 MP and L3 SP */
  205. writel(cfg->maindiv, &clock_manager_base->main_pll.maindiv);
  206. writel(cfg->dbgdiv, &clock_manager_base->main_pll.dbgdiv);
  207. writel(cfg->tracediv, &clock_manager_base->main_pll.tracediv);
  208. /* L4 MP, L4 SP, can0, and can1 */
  209. writel(cfg->perdiv, &clock_manager_base->per_pll.div);
  210. writel(cfg->gpiodiv, &clock_manager_base->per_pll.gpiodiv);
  211. #define LOCKED_MASK \
  212. (CLKMGR_INTER_SDRPLLLOCKED_MASK | \
  213. CLKMGR_INTER_PERPLLLOCKED_MASK | \
  214. CLKMGR_INTER_MAINPLLLOCKED_MASK)
  215. cm_wait_for_lock(LOCKED_MASK);
  216. /* write the sdram clock counters before toggling outreset all */
  217. writel(cfg->ddrdqsclk & CLKMGR_SDRPLLGRP_DDRDQSCLK_CNT_MASK,
  218. &clock_manager_base->sdr_pll.ddrdqsclk);
  219. writel(cfg->ddr2xdqsclk & CLKMGR_SDRPLLGRP_DDR2XDQSCLK_CNT_MASK,
  220. &clock_manager_base->sdr_pll.ddr2xdqsclk);
  221. writel(cfg->ddrdqclk & CLKMGR_SDRPLLGRP_DDRDQCLK_CNT_MASK,
  222. &clock_manager_base->sdr_pll.ddrdqclk);
  223. writel(cfg->s2fuser2clk & CLKMGR_SDRPLLGRP_S2FUSER2CLK_CNT_MASK,
  224. &clock_manager_base->sdr_pll.s2fuser2clk);
  225. /*
  226. * after locking, but before taking out of bypass
  227. * assert/deassert outresetall
  228. */
  229. uint32_t mainvco = readl(&clock_manager_base->main_pll.vco);
  230. /* assert main outresetall */
  231. writel(mainvco | CLKMGR_MAINPLLGRP_VCO_OUTRESETALL_MASK,
  232. &clock_manager_base->main_pll.vco);
  233. uint32_t periphvco = readl(&clock_manager_base->per_pll.vco);
  234. /* assert pheriph outresetall */
  235. writel(periphvco | CLKMGR_PERPLLGRP_VCO_OUTRESETALL_MASK,
  236. &clock_manager_base->per_pll.vco);
  237. /* assert sdram outresetall */
  238. writel(cfg->sdram_vco_base | VCO_EN_BASE|
  239. CLKMGR_SDRPLLGRP_VCO_OUTRESETALL_SET(1),
  240. &clock_manager_base->sdr_pll.vco);
  241. /* deassert main outresetall */
  242. writel(mainvco & ~CLKMGR_MAINPLLGRP_VCO_OUTRESETALL_MASK,
  243. &clock_manager_base->main_pll.vco);
  244. /* deassert pheriph outresetall */
  245. writel(periphvco & ~CLKMGR_PERPLLGRP_VCO_OUTRESETALL_MASK,
  246. &clock_manager_base->per_pll.vco);
  247. /* deassert sdram outresetall */
  248. writel(CLKMGR_SDRPLLGRP_VCO_OUTRESETALL_SET(0) |
  249. cfg->sdram_vco_base | VCO_EN_BASE,
  250. &clock_manager_base->sdr_pll.vco);
  251. /*
  252. * now that we've toggled outreset all, all the clocks
  253. * are aligned nicely; so we can change any phase.
  254. */
  255. cm_write_with_phase(cfg->ddrdqsclk,
  256. (uint32_t)&clock_manager_base->sdr_pll.ddrdqsclk,
  257. CLKMGR_SDRPLLGRP_DDRDQSCLK_PHASE_MASK);
  258. /* SDRAM DDR2XDQSCLK */
  259. cm_write_with_phase(cfg->ddr2xdqsclk,
  260. (uint32_t)&clock_manager_base->sdr_pll.ddr2xdqsclk,
  261. CLKMGR_SDRPLLGRP_DDR2XDQSCLK_PHASE_MASK);
  262. cm_write_with_phase(cfg->ddrdqclk,
  263. (uint32_t)&clock_manager_base->sdr_pll.ddrdqclk,
  264. CLKMGR_SDRPLLGRP_DDRDQCLK_PHASE_MASK);
  265. cm_write_with_phase(cfg->s2fuser2clk,
  266. (uint32_t)&clock_manager_base->sdr_pll.s2fuser2clk,
  267. CLKMGR_SDRPLLGRP_S2FUSER2CLK_PHASE_MASK);
  268. /* Take all three PLLs out of bypass when safe mode is cleared. */
  269. cm_write_bypass(
  270. CLKMGR_BYPASS_PERPLLSRC_SET(
  271. CLKMGR_BYPASS_PERPLLSRC_SELECT_EOSC1) |
  272. CLKMGR_BYPASS_SDRPLLSRC_SET(
  273. CLKMGR_BYPASS_SDRPLLSRC_SELECT_EOSC1) |
  274. CLKMGR_BYPASS_PERPLL_SET(CLKMGR_BYPASS_DISABLE) |
  275. CLKMGR_BYPASS_SDRPLL_SET(CLKMGR_BYPASS_DISABLE) |
  276. CLKMGR_BYPASS_MAINPLL_SET(CLKMGR_BYPASS_DISABLE));
  277. /* clear safe mode */
  278. cm_write_ctrl(readl(&clock_manager_base->ctrl) |
  279. CLKMGR_CTRL_SAFEMODE_SET(CLKMGR_CTRL_SAFEMODE_MASK));
  280. /*
  281. * now that safe mode is clear with clocks gated
  282. * it safe to change the source mux for the flashes the the L4_MAIN
  283. */
  284. writel(cfg->persrc, &clock_manager_base->per_pll.src);
  285. writel(cfg->l4src, &clock_manager_base->main_pll.l4src);
  286. /* Now ungate non-hw-managed clocks */
  287. writel(~0, &clock_manager_base->main_pll.en);
  288. writel(~0, &clock_manager_base->per_pll.en);
  289. writel(~0, &clock_manager_base->sdr_pll.en);
  290. }