board.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788
  1. /*
  2. * (C) Copyright 2012-2013 Henrik Nordstrom <henrik@henriknordstrom.net>
  3. * (C) Copyright 2013 Luke Kenneth Casson Leighton <lkcl@lkcl.net>
  4. *
  5. * (C) Copyright 2007-2011
  6. * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
  7. * Tom Cubie <tangliang@allwinnertech.com>
  8. *
  9. * Some board init for the Allwinner A10-evb board.
  10. *
  11. * SPDX-License-Identifier: GPL-2.0+
  12. */
  13. #include <common.h>
  14. #include <mmc.h>
  15. #include <axp_pmic.h>
  16. #include <asm/arch/clock.h>
  17. #include <asm/arch/cpu.h>
  18. #include <asm/arch/display.h>
  19. #include <asm/arch/dram.h>
  20. #include <asm/arch/gpio.h>
  21. #include <asm/arch/mmc.h>
  22. #include <asm/arch/spl.h>
  23. #include <asm/arch/usb_phy.h>
  24. #ifndef CONFIG_ARM64
  25. #include <asm/armv7.h>
  26. #endif
  27. #include <asm/gpio.h>
  28. #include <asm/io.h>
  29. #include <crc.h>
  30. #include <environment.h>
  31. #include <libfdt.h>
  32. #include <nand.h>
  33. #include <net.h>
  34. #include <sy8106a.h>
  35. #include <asm/setup.h>
  36. #if defined CONFIG_VIDEO_LCD_PANEL_I2C && !(defined CONFIG_SPL_BUILD)
  37. /* So that we can use pin names in Kconfig and sunxi_name_to_gpio() */
  38. int soft_i2c_gpio_sda;
  39. int soft_i2c_gpio_scl;
  40. static int soft_i2c_board_init(void)
  41. {
  42. int ret;
  43. soft_i2c_gpio_sda = sunxi_name_to_gpio(CONFIG_VIDEO_LCD_PANEL_I2C_SDA);
  44. if (soft_i2c_gpio_sda < 0) {
  45. printf("Error invalid soft i2c sda pin: '%s', err %d\n",
  46. CONFIG_VIDEO_LCD_PANEL_I2C_SDA, soft_i2c_gpio_sda);
  47. return soft_i2c_gpio_sda;
  48. }
  49. ret = gpio_request(soft_i2c_gpio_sda, "soft-i2c-sda");
  50. if (ret) {
  51. printf("Error requesting soft i2c sda pin: '%s', err %d\n",
  52. CONFIG_VIDEO_LCD_PANEL_I2C_SDA, ret);
  53. return ret;
  54. }
  55. soft_i2c_gpio_scl = sunxi_name_to_gpio(CONFIG_VIDEO_LCD_PANEL_I2C_SCL);
  56. if (soft_i2c_gpio_scl < 0) {
  57. printf("Error invalid soft i2c scl pin: '%s', err %d\n",
  58. CONFIG_VIDEO_LCD_PANEL_I2C_SCL, soft_i2c_gpio_scl);
  59. return soft_i2c_gpio_scl;
  60. }
  61. ret = gpio_request(soft_i2c_gpio_scl, "soft-i2c-scl");
  62. if (ret) {
  63. printf("Error requesting soft i2c scl pin: '%s', err %d\n",
  64. CONFIG_VIDEO_LCD_PANEL_I2C_SCL, ret);
  65. return ret;
  66. }
  67. return 0;
  68. }
  69. #else
  70. static int soft_i2c_board_init(void) { return 0; }
  71. #endif
  72. DECLARE_GLOBAL_DATA_PTR;
  73. void i2c_init_board(void)
  74. {
  75. #ifdef CONFIG_I2C0_ENABLE
  76. #if defined(CONFIG_MACH_SUN4I) || \
  77. defined(CONFIG_MACH_SUN5I) || \
  78. defined(CONFIG_MACH_SUN7I) || \
  79. defined(CONFIG_MACH_SUN8I_R40)
  80. sunxi_gpio_set_cfgpin(SUNXI_GPB(0), SUN4I_GPB_TWI0);
  81. sunxi_gpio_set_cfgpin(SUNXI_GPB(1), SUN4I_GPB_TWI0);
  82. clock_twi_onoff(0, 1);
  83. #elif defined(CONFIG_MACH_SUN6I)
  84. sunxi_gpio_set_cfgpin(SUNXI_GPH(14), SUN6I_GPH_TWI0);
  85. sunxi_gpio_set_cfgpin(SUNXI_GPH(15), SUN6I_GPH_TWI0);
  86. clock_twi_onoff(0, 1);
  87. #elif defined(CONFIG_MACH_SUN8I)
  88. sunxi_gpio_set_cfgpin(SUNXI_GPH(2), SUN8I_GPH_TWI0);
  89. sunxi_gpio_set_cfgpin(SUNXI_GPH(3), SUN8I_GPH_TWI0);
  90. clock_twi_onoff(0, 1);
  91. #endif
  92. #endif
  93. #ifdef CONFIG_I2C1_ENABLE
  94. #if defined(CONFIG_MACH_SUN4I) || \
  95. defined(CONFIG_MACH_SUN7I) || \
  96. defined(CONFIG_MACH_SUN8I_R40)
  97. sunxi_gpio_set_cfgpin(SUNXI_GPB(18), SUN4I_GPB_TWI1);
  98. sunxi_gpio_set_cfgpin(SUNXI_GPB(19), SUN4I_GPB_TWI1);
  99. clock_twi_onoff(1, 1);
  100. #elif defined(CONFIG_MACH_SUN5I)
  101. sunxi_gpio_set_cfgpin(SUNXI_GPB(15), SUN5I_GPB_TWI1);
  102. sunxi_gpio_set_cfgpin(SUNXI_GPB(16), SUN5I_GPB_TWI1);
  103. clock_twi_onoff(1, 1);
  104. #elif defined(CONFIG_MACH_SUN6I)
  105. sunxi_gpio_set_cfgpin(SUNXI_GPH(16), SUN6I_GPH_TWI1);
  106. sunxi_gpio_set_cfgpin(SUNXI_GPH(17), SUN6I_GPH_TWI1);
  107. clock_twi_onoff(1, 1);
  108. #elif defined(CONFIG_MACH_SUN8I)
  109. sunxi_gpio_set_cfgpin(SUNXI_GPH(4), SUN8I_GPH_TWI1);
  110. sunxi_gpio_set_cfgpin(SUNXI_GPH(5), SUN8I_GPH_TWI1);
  111. clock_twi_onoff(1, 1);
  112. #endif
  113. #endif
  114. #ifdef CONFIG_I2C2_ENABLE
  115. #if defined(CONFIG_MACH_SUN4I) || \
  116. defined(CONFIG_MACH_SUN7I) || \
  117. defined(CONFIG_MACH_SUN8I_R40)
  118. sunxi_gpio_set_cfgpin(SUNXI_GPB(20), SUN4I_GPB_TWI2);
  119. sunxi_gpio_set_cfgpin(SUNXI_GPB(21), SUN4I_GPB_TWI2);
  120. clock_twi_onoff(2, 1);
  121. #elif defined(CONFIG_MACH_SUN5I)
  122. sunxi_gpio_set_cfgpin(SUNXI_GPB(17), SUN5I_GPB_TWI2);
  123. sunxi_gpio_set_cfgpin(SUNXI_GPB(18), SUN5I_GPB_TWI2);
  124. clock_twi_onoff(2, 1);
  125. #elif defined(CONFIG_MACH_SUN6I)
  126. sunxi_gpio_set_cfgpin(SUNXI_GPH(18), SUN6I_GPH_TWI2);
  127. sunxi_gpio_set_cfgpin(SUNXI_GPH(19), SUN6I_GPH_TWI2);
  128. clock_twi_onoff(2, 1);
  129. #elif defined(CONFIG_MACH_SUN8I)
  130. sunxi_gpio_set_cfgpin(SUNXI_GPE(12), SUN8I_GPE_TWI2);
  131. sunxi_gpio_set_cfgpin(SUNXI_GPE(13), SUN8I_GPE_TWI2);
  132. clock_twi_onoff(2, 1);
  133. #endif
  134. #endif
  135. #ifdef CONFIG_I2C3_ENABLE
  136. #if defined(CONFIG_MACH_SUN6I)
  137. sunxi_gpio_set_cfgpin(SUNXI_GPG(10), SUN6I_GPG_TWI3);
  138. sunxi_gpio_set_cfgpin(SUNXI_GPG(11), SUN6I_GPG_TWI3);
  139. clock_twi_onoff(3, 1);
  140. #elif defined(CONFIG_MACH_SUN7I) || \
  141. defined(CONFIG_MACH_SUN8I_R40)
  142. sunxi_gpio_set_cfgpin(SUNXI_GPI(0), SUN7I_GPI_TWI3);
  143. sunxi_gpio_set_cfgpin(SUNXI_GPI(1), SUN7I_GPI_TWI3);
  144. clock_twi_onoff(3, 1);
  145. #endif
  146. #endif
  147. #ifdef CONFIG_I2C4_ENABLE
  148. #if defined(CONFIG_MACH_SUN7I) || \
  149. defined(CONFIG_MACH_SUN8I_R40)
  150. sunxi_gpio_set_cfgpin(SUNXI_GPI(2), SUN7I_GPI_TWI4);
  151. sunxi_gpio_set_cfgpin(SUNXI_GPI(3), SUN7I_GPI_TWI4);
  152. clock_twi_onoff(4, 1);
  153. #endif
  154. #endif
  155. #ifdef CONFIG_R_I2C_ENABLE
  156. clock_twi_onoff(5, 1);
  157. sunxi_gpio_set_cfgpin(SUNXI_GPL(0), SUN8I_H3_GPL_R_TWI);
  158. sunxi_gpio_set_cfgpin(SUNXI_GPL(1), SUN8I_H3_GPL_R_TWI);
  159. #endif
  160. }
  161. /* add board specific code here */
  162. int board_init(void)
  163. {
  164. __maybe_unused int id_pfr1, ret, satapwr_pin, macpwr_pin;
  165. gd->bd->bi_boot_params = (PHYS_SDRAM_0 + 0x100);
  166. #ifndef CONFIG_ARM64
  167. asm volatile("mrc p15, 0, %0, c0, c1, 1" : "=r"(id_pfr1));
  168. debug("id_pfr1: 0x%08x\n", id_pfr1);
  169. /* Generic Timer Extension available? */
  170. if ((id_pfr1 >> CPUID_ARM_GENTIMER_SHIFT) & 0xf) {
  171. uint32_t freq;
  172. debug("Setting CNTFRQ\n");
  173. /*
  174. * CNTFRQ is a secure register, so we will crash if we try to
  175. * write this from the non-secure world (read is OK, though).
  176. * In case some bootcode has already set the correct value,
  177. * we avoid the risk of writing to it.
  178. */
  179. asm volatile("mrc p15, 0, %0, c14, c0, 0" : "=r"(freq));
  180. if (freq != COUNTER_FREQUENCY) {
  181. debug("arch timer frequency is %d Hz, should be %d, fixing ...\n",
  182. freq, COUNTER_FREQUENCY);
  183. #ifdef CONFIG_NON_SECURE
  184. printf("arch timer frequency is wrong, but cannot adjust it\n");
  185. #else
  186. asm volatile("mcr p15, 0, %0, c14, c0, 0"
  187. : : "r"(COUNTER_FREQUENCY));
  188. #endif
  189. }
  190. }
  191. #endif /* !CONFIG_ARM64 */
  192. ret = axp_gpio_init();
  193. if (ret)
  194. return ret;
  195. #ifdef CONFIG_SATAPWR
  196. satapwr_pin = sunxi_name_to_gpio(CONFIG_SATAPWR);
  197. gpio_request(satapwr_pin, "satapwr");
  198. gpio_direction_output(satapwr_pin, 1);
  199. #endif
  200. #ifdef CONFIG_MACPWR
  201. macpwr_pin = sunxi_name_to_gpio(CONFIG_MACPWR);
  202. gpio_request(macpwr_pin, "macpwr");
  203. gpio_direction_output(macpwr_pin, 1);
  204. #endif
  205. #ifdef CONFIG_DM_I2C
  206. /*
  207. * Temporary workaround for enabling I2C clocks until proper sunxi DM
  208. * clk, reset and pinctrl drivers land.
  209. */
  210. i2c_init_board();
  211. #endif
  212. /* Uses dm gpio code so do this here and not in i2c_init_board() */
  213. return soft_i2c_board_init();
  214. }
  215. int dram_init(void)
  216. {
  217. gd->ram_size = get_ram_size((long *)PHYS_SDRAM_0, PHYS_SDRAM_0_SIZE);
  218. return 0;
  219. }
  220. #if defined(CONFIG_NAND_SUNXI)
  221. static void nand_pinmux_setup(void)
  222. {
  223. unsigned int pin;
  224. for (pin = SUNXI_GPC(0); pin <= SUNXI_GPC(19); pin++)
  225. sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_NAND);
  226. #if defined CONFIG_MACH_SUN4I || defined CONFIG_MACH_SUN7I
  227. for (pin = SUNXI_GPC(20); pin <= SUNXI_GPC(22); pin++)
  228. sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_NAND);
  229. #endif
  230. /* sun4i / sun7i do have a PC23, but it is not used for nand,
  231. * only sun7i has a PC24 */
  232. #ifdef CONFIG_MACH_SUN7I
  233. sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUNXI_GPC_NAND);
  234. #endif
  235. }
  236. static void nand_clock_setup(void)
  237. {
  238. struct sunxi_ccm_reg *const ccm =
  239. (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
  240. setbits_le32(&ccm->ahb_gate0, (CLK_GATE_OPEN << AHB_GATE_OFFSET_NAND0));
  241. #ifdef CONFIG_MACH_SUN9I
  242. setbits_le32(&ccm->ahb_gate1, (1 << AHB_GATE_OFFSET_DMA));
  243. #else
  244. setbits_le32(&ccm->ahb_gate0, (1 << AHB_GATE_OFFSET_DMA));
  245. #endif
  246. setbits_le32(&ccm->nand0_clk_cfg, CCM_NAND_CTRL_ENABLE | AHB_DIV_1);
  247. }
  248. void board_nand_init(void)
  249. {
  250. nand_pinmux_setup();
  251. nand_clock_setup();
  252. #ifndef CONFIG_SPL_BUILD
  253. sunxi_nand_init();
  254. #endif
  255. }
  256. #endif
  257. #ifdef CONFIG_MMC
  258. static void mmc_pinmux_setup(int sdc)
  259. {
  260. unsigned int pin;
  261. __maybe_unused int pins;
  262. switch (sdc) {
  263. case 0:
  264. /* SDC0: PF0-PF5 */
  265. for (pin = SUNXI_GPF(0); pin <= SUNXI_GPF(5); pin++) {
  266. sunxi_gpio_set_cfgpin(pin, SUNXI_GPF_SDC0);
  267. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  268. sunxi_gpio_set_drv(pin, 2);
  269. }
  270. break;
  271. case 1:
  272. pins = sunxi_name_to_gpio_bank(CONFIG_MMC1_PINS);
  273. #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I) || \
  274. defined(CONFIG_MACH_SUN8I_R40)
  275. if (pins == SUNXI_GPIO_H) {
  276. /* SDC1: PH22-PH-27 */
  277. for (pin = SUNXI_GPH(22); pin <= SUNXI_GPH(27); pin++) {
  278. sunxi_gpio_set_cfgpin(pin, SUN4I_GPH_SDC1);
  279. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  280. sunxi_gpio_set_drv(pin, 2);
  281. }
  282. } else {
  283. /* SDC1: PG0-PG5 */
  284. for (pin = SUNXI_GPG(0); pin <= SUNXI_GPG(5); pin++) {
  285. sunxi_gpio_set_cfgpin(pin, SUN4I_GPG_SDC1);
  286. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  287. sunxi_gpio_set_drv(pin, 2);
  288. }
  289. }
  290. #elif defined(CONFIG_MACH_SUN5I)
  291. /* SDC1: PG3-PG8 */
  292. for (pin = SUNXI_GPG(3); pin <= SUNXI_GPG(8); pin++) {
  293. sunxi_gpio_set_cfgpin(pin, SUN5I_GPG_SDC1);
  294. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  295. sunxi_gpio_set_drv(pin, 2);
  296. }
  297. #elif defined(CONFIG_MACH_SUN6I)
  298. /* SDC1: PG0-PG5 */
  299. for (pin = SUNXI_GPG(0); pin <= SUNXI_GPG(5); pin++) {
  300. sunxi_gpio_set_cfgpin(pin, SUN6I_GPG_SDC1);
  301. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  302. sunxi_gpio_set_drv(pin, 2);
  303. }
  304. #elif defined(CONFIG_MACH_SUN8I)
  305. if (pins == SUNXI_GPIO_D) {
  306. /* SDC1: PD2-PD7 */
  307. for (pin = SUNXI_GPD(2); pin <= SUNXI_GPD(7); pin++) {
  308. sunxi_gpio_set_cfgpin(pin, SUN8I_GPD_SDC1);
  309. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  310. sunxi_gpio_set_drv(pin, 2);
  311. }
  312. } else {
  313. /* SDC1: PG0-PG5 */
  314. for (pin = SUNXI_GPG(0); pin <= SUNXI_GPG(5); pin++) {
  315. sunxi_gpio_set_cfgpin(pin, SUN8I_GPG_SDC1);
  316. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  317. sunxi_gpio_set_drv(pin, 2);
  318. }
  319. }
  320. #endif
  321. break;
  322. case 2:
  323. pins = sunxi_name_to_gpio_bank(CONFIG_MMC2_PINS);
  324. #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I)
  325. /* SDC2: PC6-PC11 */
  326. for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(11); pin++) {
  327. sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
  328. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  329. sunxi_gpio_set_drv(pin, 2);
  330. }
  331. #elif defined(CONFIG_MACH_SUN5I)
  332. if (pins == SUNXI_GPIO_E) {
  333. /* SDC2: PE4-PE9 */
  334. for (pin = SUNXI_GPE(4); pin <= SUNXI_GPD(9); pin++) {
  335. sunxi_gpio_set_cfgpin(pin, SUN5I_GPE_SDC2);
  336. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  337. sunxi_gpio_set_drv(pin, 2);
  338. }
  339. } else {
  340. /* SDC2: PC6-PC15 */
  341. for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) {
  342. sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
  343. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  344. sunxi_gpio_set_drv(pin, 2);
  345. }
  346. }
  347. #elif defined(CONFIG_MACH_SUN6I)
  348. if (pins == SUNXI_GPIO_A) {
  349. /* SDC2: PA9-PA14 */
  350. for (pin = SUNXI_GPA(9); pin <= SUNXI_GPA(14); pin++) {
  351. sunxi_gpio_set_cfgpin(pin, SUN6I_GPA_SDC2);
  352. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  353. sunxi_gpio_set_drv(pin, 2);
  354. }
  355. } else {
  356. /* SDC2: PC6-PC15, PC24 */
  357. for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) {
  358. sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
  359. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  360. sunxi_gpio_set_drv(pin, 2);
  361. }
  362. sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUNXI_GPC_SDC2);
  363. sunxi_gpio_set_pull(SUNXI_GPC(24), SUNXI_GPIO_PULL_UP);
  364. sunxi_gpio_set_drv(SUNXI_GPC(24), 2);
  365. }
  366. #elif defined(CONFIG_MACH_SUN8I_R40)
  367. /* SDC2: PC6-PC15, PC24 */
  368. for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) {
  369. sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
  370. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  371. sunxi_gpio_set_drv(pin, 2);
  372. }
  373. sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUNXI_GPC_SDC2);
  374. sunxi_gpio_set_pull(SUNXI_GPC(24), SUNXI_GPIO_PULL_UP);
  375. sunxi_gpio_set_drv(SUNXI_GPC(24), 2);
  376. #elif defined(CONFIG_MACH_SUN8I) || defined(CONFIG_MACH_SUN50I)
  377. /* SDC2: PC5-PC6, PC8-PC16 */
  378. for (pin = SUNXI_GPC(5); pin <= SUNXI_GPC(6); pin++) {
  379. sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
  380. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  381. sunxi_gpio_set_drv(pin, 2);
  382. }
  383. for (pin = SUNXI_GPC(8); pin <= SUNXI_GPC(16); pin++) {
  384. sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
  385. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  386. sunxi_gpio_set_drv(pin, 2);
  387. }
  388. #elif defined(CONFIG_MACH_SUN9I)
  389. /* SDC2: PC6-PC16 */
  390. for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(16); pin++) {
  391. sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
  392. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  393. sunxi_gpio_set_drv(pin, 2);
  394. }
  395. #endif
  396. break;
  397. case 3:
  398. pins = sunxi_name_to_gpio_bank(CONFIG_MMC3_PINS);
  399. #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I) || \
  400. defined(CONFIG_MACH_SUN8I_R40)
  401. /* SDC3: PI4-PI9 */
  402. for (pin = SUNXI_GPI(4); pin <= SUNXI_GPI(9); pin++) {
  403. sunxi_gpio_set_cfgpin(pin, SUNXI_GPI_SDC3);
  404. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  405. sunxi_gpio_set_drv(pin, 2);
  406. }
  407. #elif defined(CONFIG_MACH_SUN6I)
  408. if (pins == SUNXI_GPIO_A) {
  409. /* SDC3: PA9-PA14 */
  410. for (pin = SUNXI_GPA(9); pin <= SUNXI_GPA(14); pin++) {
  411. sunxi_gpio_set_cfgpin(pin, SUN6I_GPA_SDC3);
  412. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  413. sunxi_gpio_set_drv(pin, 2);
  414. }
  415. } else {
  416. /* SDC3: PC6-PC15, PC24 */
  417. for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) {
  418. sunxi_gpio_set_cfgpin(pin, SUN6I_GPC_SDC3);
  419. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  420. sunxi_gpio_set_drv(pin, 2);
  421. }
  422. sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUN6I_GPC_SDC3);
  423. sunxi_gpio_set_pull(SUNXI_GPC(24), SUNXI_GPIO_PULL_UP);
  424. sunxi_gpio_set_drv(SUNXI_GPC(24), 2);
  425. }
  426. #endif
  427. break;
  428. default:
  429. printf("sunxi: invalid MMC slot %d for pinmux setup\n", sdc);
  430. break;
  431. }
  432. }
  433. int board_mmc_init(bd_t *bis)
  434. {
  435. __maybe_unused struct mmc *mmc0, *mmc1;
  436. __maybe_unused char buf[512];
  437. mmc_pinmux_setup(CONFIG_MMC_SUNXI_SLOT);
  438. mmc0 = sunxi_mmc_init(CONFIG_MMC_SUNXI_SLOT);
  439. if (!mmc0)
  440. return -1;
  441. #if CONFIG_MMC_SUNXI_SLOT_EXTRA != -1
  442. mmc_pinmux_setup(CONFIG_MMC_SUNXI_SLOT_EXTRA);
  443. mmc1 = sunxi_mmc_init(CONFIG_MMC_SUNXI_SLOT_EXTRA);
  444. if (!mmc1)
  445. return -1;
  446. #endif
  447. #if !defined(CONFIG_SPL_BUILD) && CONFIG_MMC_SUNXI_SLOT_EXTRA == 2
  448. /*
  449. * On systems with an emmc (mmc2), figure out if we are booting from
  450. * the emmc and if we are make it "mmc dev 0" so that boot.scr, etc.
  451. * are searched there first. Note we only do this for u-boot proper,
  452. * not for the SPL, see spl_boot_device().
  453. */
  454. if (readb(SPL_ADDR + 0x28) == SUNXI_BOOTED_FROM_MMC2) {
  455. /* Booting from emmc / mmc2, swap */
  456. mmc0->block_dev.devnum = 1;
  457. mmc1->block_dev.devnum = 0;
  458. }
  459. #endif
  460. return 0;
  461. }
  462. #endif
  463. #ifdef CONFIG_SPL_BUILD
  464. void sunxi_board_init(void)
  465. {
  466. int power_failed = 0;
  467. #ifdef CONFIG_SY8106A_POWER
  468. power_failed = sy8106a_set_vout1(CONFIG_SY8106A_VOUT1_VOLT);
  469. #endif
  470. #if defined CONFIG_AXP152_POWER || defined CONFIG_AXP209_POWER || \
  471. defined CONFIG_AXP221_POWER || defined CONFIG_AXP809_POWER || \
  472. defined CONFIG_AXP818_POWER
  473. power_failed = axp_init();
  474. #if defined CONFIG_AXP221_POWER || defined CONFIG_AXP809_POWER || \
  475. defined CONFIG_AXP818_POWER
  476. power_failed |= axp_set_dcdc1(CONFIG_AXP_DCDC1_VOLT);
  477. #endif
  478. power_failed |= axp_set_dcdc2(CONFIG_AXP_DCDC2_VOLT);
  479. power_failed |= axp_set_dcdc3(CONFIG_AXP_DCDC3_VOLT);
  480. #if !defined(CONFIG_AXP209_POWER) && !defined(CONFIG_AXP818_POWER)
  481. power_failed |= axp_set_dcdc4(CONFIG_AXP_DCDC4_VOLT);
  482. #endif
  483. #if defined CONFIG_AXP221_POWER || defined CONFIG_AXP809_POWER || \
  484. defined CONFIG_AXP818_POWER
  485. power_failed |= axp_set_dcdc5(CONFIG_AXP_DCDC5_VOLT);
  486. #endif
  487. #if defined CONFIG_AXP221_POWER || defined CONFIG_AXP809_POWER || \
  488. defined CONFIG_AXP818_POWER
  489. power_failed |= axp_set_aldo1(CONFIG_AXP_ALDO1_VOLT);
  490. #endif
  491. power_failed |= axp_set_aldo2(CONFIG_AXP_ALDO2_VOLT);
  492. #if !defined(CONFIG_AXP152_POWER)
  493. power_failed |= axp_set_aldo3(CONFIG_AXP_ALDO3_VOLT);
  494. #endif
  495. #ifdef CONFIG_AXP209_POWER
  496. power_failed |= axp_set_aldo4(CONFIG_AXP_ALDO4_VOLT);
  497. #endif
  498. #if defined(CONFIG_AXP221_POWER) || defined(CONFIG_AXP809_POWER) || \
  499. defined(CONFIG_AXP818_POWER)
  500. power_failed |= axp_set_dldo(1, CONFIG_AXP_DLDO1_VOLT);
  501. power_failed |= axp_set_dldo(2, CONFIG_AXP_DLDO2_VOLT);
  502. #if !defined CONFIG_AXP809_POWER
  503. power_failed |= axp_set_dldo(3, CONFIG_AXP_DLDO3_VOLT);
  504. power_failed |= axp_set_dldo(4, CONFIG_AXP_DLDO4_VOLT);
  505. #endif
  506. power_failed |= axp_set_eldo(1, CONFIG_AXP_ELDO1_VOLT);
  507. power_failed |= axp_set_eldo(2, CONFIG_AXP_ELDO2_VOLT);
  508. power_failed |= axp_set_eldo(3, CONFIG_AXP_ELDO3_VOLT);
  509. #endif
  510. #ifdef CONFIG_AXP818_POWER
  511. power_failed |= axp_set_fldo(1, CONFIG_AXP_FLDO1_VOLT);
  512. power_failed |= axp_set_fldo(2, CONFIG_AXP_FLDO2_VOLT);
  513. power_failed |= axp_set_fldo(3, CONFIG_AXP_FLDO3_VOLT);
  514. #endif
  515. #if defined CONFIG_AXP809_POWER || defined CONFIG_AXP818_POWER
  516. power_failed |= axp_set_sw(IS_ENABLED(CONFIG_AXP_SW_ON));
  517. #endif
  518. #endif
  519. printf("DRAM:");
  520. gd->ram_size = sunxi_dram_init();
  521. printf(" %d MiB\n", (int)(gd->ram_size >> 20));
  522. if (!gd->ram_size)
  523. hang();
  524. /*
  525. * Only clock up the CPU to full speed if we are reasonably
  526. * assured it's being powered with suitable core voltage
  527. */
  528. if (!power_failed)
  529. clock_set_pll1(CONFIG_SYS_CLK_FREQ);
  530. else
  531. printf("Failed to set core voltage! Can't set CPU frequency\n");
  532. }
  533. #endif
  534. #ifdef CONFIG_USB_GADGET
  535. int g_dnl_board_usb_cable_connected(void)
  536. {
  537. return sunxi_usb_phy_vbus_detect(0);
  538. }
  539. #endif
  540. #ifdef CONFIG_SERIAL_TAG
  541. void get_board_serial(struct tag_serialnr *serialnr)
  542. {
  543. char *serial_string;
  544. unsigned long long serial;
  545. serial_string = env_get("serial#");
  546. if (serial_string) {
  547. serial = simple_strtoull(serial_string, NULL, 16);
  548. serialnr->high = (unsigned int) (serial >> 32);
  549. serialnr->low = (unsigned int) (serial & 0xffffffff);
  550. } else {
  551. serialnr->high = 0;
  552. serialnr->low = 0;
  553. }
  554. }
  555. #endif
  556. /*
  557. * Check the SPL header for the "sunxi" variant. If found: parse values
  558. * that might have been passed by the loader ("fel" utility), and update
  559. * the environment accordingly.
  560. */
  561. static void parse_spl_header(const uint32_t spl_addr)
  562. {
  563. struct boot_file_head *spl = (void *)(ulong)spl_addr;
  564. if (memcmp(spl->spl_signature, SPL_SIGNATURE, 3) != 0)
  565. return; /* signature mismatch, no usable header */
  566. uint8_t spl_header_version = spl->spl_signature[3];
  567. if (spl_header_version != SPL_HEADER_VERSION) {
  568. printf("sunxi SPL version mismatch: expected %u, got %u\n",
  569. SPL_HEADER_VERSION, spl_header_version);
  570. return;
  571. }
  572. if (!spl->fel_script_address)
  573. return;
  574. if (spl->fel_uEnv_length != 0) {
  575. /*
  576. * data is expected in uEnv.txt compatible format, so "env
  577. * import -t" the string(s) at fel_script_address right away.
  578. */
  579. himport_r(&env_htab, (char *)(uintptr_t)spl->fel_script_address,
  580. spl->fel_uEnv_length, '\n', H_NOCLEAR, 0, 0, NULL);
  581. return;
  582. }
  583. /* otherwise assume .scr format (mkimage-type script) */
  584. env_set_hex("fel_scriptaddr", spl->fel_script_address);
  585. }
  586. /*
  587. * Note this function gets called multiple times.
  588. * It must not make any changes to env variables which already exist.
  589. */
  590. static void setup_environment(const void *fdt)
  591. {
  592. char serial_string[17] = { 0 };
  593. unsigned int sid[4];
  594. uint8_t mac_addr[6];
  595. char ethaddr[16];
  596. int i, ret;
  597. ret = sunxi_get_sid(sid);
  598. if (ret == 0 && sid[0] != 0) {
  599. /*
  600. * The single words 1 - 3 of the SID have quite a few bits
  601. * which are the same on many models, so we take a crc32
  602. * of all 3 words, to get a more unique value.
  603. *
  604. * Note we only do this on newer SoCs as we cannot change
  605. * the algorithm on older SoCs since those have been using
  606. * fixed mac-addresses based on only using word 3 for a
  607. * long time and changing a fixed mac-address with an
  608. * u-boot update is not good.
  609. */
  610. #if !defined(CONFIG_MACH_SUN4I) && !defined(CONFIG_MACH_SUN5I) && \
  611. !defined(CONFIG_MACH_SUN6I) && !defined(CONFIG_MACH_SUN7I) && \
  612. !defined(CONFIG_MACH_SUN8I_A23) && !defined(CONFIG_MACH_SUN8I_A33)
  613. sid[3] = crc32(0, (unsigned char *)&sid[1], 12);
  614. #endif
  615. /* Ensure the NIC specific bytes of the mac are not all 0 */
  616. if ((sid[3] & 0xffffff) == 0)
  617. sid[3] |= 0x800000;
  618. for (i = 0; i < 4; i++) {
  619. sprintf(ethaddr, "ethernet%d", i);
  620. if (!fdt_get_alias(fdt, ethaddr))
  621. continue;
  622. if (i == 0)
  623. strcpy(ethaddr, "ethaddr");
  624. else
  625. sprintf(ethaddr, "eth%daddr", i);
  626. if (env_get(ethaddr))
  627. continue;
  628. /* Non OUI / registered MAC address */
  629. mac_addr[0] = (i << 4) | 0x02;
  630. mac_addr[1] = (sid[0] >> 0) & 0xff;
  631. mac_addr[2] = (sid[3] >> 24) & 0xff;
  632. mac_addr[3] = (sid[3] >> 16) & 0xff;
  633. mac_addr[4] = (sid[3] >> 8) & 0xff;
  634. mac_addr[5] = (sid[3] >> 0) & 0xff;
  635. eth_env_set_enetaddr(ethaddr, mac_addr);
  636. }
  637. if (!env_get("serial#")) {
  638. snprintf(serial_string, sizeof(serial_string),
  639. "%08x%08x", sid[0], sid[3]);
  640. env_set("serial#", serial_string);
  641. }
  642. }
  643. }
  644. int misc_init_r(void)
  645. {
  646. __maybe_unused int ret;
  647. env_set("fel_booted", NULL);
  648. env_set("fel_scriptaddr", NULL);
  649. /* determine if we are running in FEL mode */
  650. if (!is_boot0_magic(SPL_ADDR + 4)) { /* eGON.BT0 */
  651. env_set("fel_booted", "1");
  652. parse_spl_header(SPL_ADDR);
  653. }
  654. setup_environment(gd->fdt_blob);
  655. #ifndef CONFIG_MACH_SUN9I
  656. ret = sunxi_usb_phy_probe();
  657. if (ret)
  658. return ret;
  659. #endif
  660. return 0;
  661. }
  662. int ft_board_setup(void *blob, bd_t *bd)
  663. {
  664. int __maybe_unused r;
  665. /*
  666. * Call setup_environment again in case the boot fdt has
  667. * ethernet aliases the u-boot copy does not have.
  668. */
  669. setup_environment(blob);
  670. #ifdef CONFIG_VIDEO_DT_SIMPLEFB
  671. r = sunxi_simplefb_setup(blob);
  672. if (r)
  673. return r;
  674. #endif
  675. return 0;
  676. }
  677. #ifdef CONFIG_SPL_LOAD_FIT
  678. int board_fit_config_name_match(const char *name)
  679. {
  680. struct boot_file_head *spl = (void *)(ulong)SPL_ADDR;
  681. const char *cmp_str = (void *)(ulong)SPL_ADDR;
  682. /* Check if there is a DT name stored in the SPL header and use that. */
  683. if (spl->dt_name_offset) {
  684. cmp_str += spl->dt_name_offset;
  685. } else {
  686. #ifdef CONFIG_DEFAULT_DEVICE_TREE
  687. cmp_str = CONFIG_DEFAULT_DEVICE_TREE;
  688. #else
  689. return 0;
  690. #endif
  691. };
  692. /* Differentiate the two Pine64 board DTs by their DRAM size. */
  693. if (strstr(name, "-pine64") && strstr(cmp_str, "-pine64")) {
  694. if ((gd->ram_size > 512 * 1024 * 1024))
  695. return !strstr(name, "plus");
  696. else
  697. return !!strstr(name, "plus");
  698. } else {
  699. return strcmp(name, cmp_str);
  700. }
  701. }
  702. #endif