board.c 4.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206
  1. /*
  2. * Copyright (C) 2011, Texas Instruments, Incorporated - http://www.ti.com/
  3. * Copyright (C) 2017, Grinn - http://grinn-global.com/
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. #include <common.h>
  8. #include <asm/arch/chilisom.h>
  9. #include <asm/arch/cpu.h>
  10. #include <asm/arch/hardware.h>
  11. #include <asm/arch/omap.h>
  12. #include <asm/arch/mem.h>
  13. #include <asm/arch/mmc_host_def.h>
  14. #include <asm/arch/mux.h>
  15. #include <asm/arch/sys_proto.h>
  16. #include <asm/emif.h>
  17. #include <asm/io.h>
  18. #include <cpsw.h>
  19. #include <environment.h>
  20. #include <errno.h>
  21. #include <miiphy.h>
  22. #include <serial.h>
  23. #include <spl.h>
  24. #include <watchdog.h>
  25. DECLARE_GLOBAL_DATA_PTR;
  26. static __maybe_unused struct ctrl_dev *cdev =
  27. (struct ctrl_dev *)CTRL_DEVICE_BASE;
  28. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  29. static struct module_pin_mux uart0_pin_mux[] = {
  30. {OFFSET(uart0_rxd), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* UART0_RXD */
  31. {OFFSET(uart0_txd), (MODE(0) | PULLUDEN)}, /* UART0_TXD */
  32. {-1},
  33. };
  34. static struct module_pin_mux mmc0_pin_mux[] = {
  35. {OFFSET(mmc0_dat3), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_DAT3 */
  36. {OFFSET(mmc0_dat2), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_DAT2 */
  37. {OFFSET(mmc0_dat1), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_DAT1 */
  38. {OFFSET(mmc0_dat0), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_DAT0 */
  39. {OFFSET(mmc0_clk), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_CLK */
  40. {OFFSET(mmc0_cmd), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_CMD */
  41. {-1},
  42. };
  43. static struct module_pin_mux rmii1_pin_mux[] = {
  44. {OFFSET(mii1_crs), MODE(1) | RXACTIVE}, /* RMII1_CRS */
  45. {OFFSET(mii1_rxerr), MODE(1) | RXACTIVE}, /* RMII1_RXERR */
  46. {OFFSET(mii1_txen), MODE(1)}, /* RMII1_TXEN */
  47. {OFFSET(mii1_txd1), MODE(1)}, /* RMII1_TXD1 */
  48. {OFFSET(mii1_txd0), MODE(1)}, /* RMII1_TXD0 */
  49. {OFFSET(mii1_rxd1), MODE(1) | RXACTIVE}, /* RMII1_RXD1 */
  50. {OFFSET(mii1_rxd0), MODE(1) | RXACTIVE}, /* RMII1_RXD0 */
  51. {OFFSET(mdio_data), MODE(0) | RXACTIVE | PULLUP_EN}, /* MDIO_DATA */
  52. {OFFSET(mdio_clk), MODE(0) | PULLUP_EN}, /* MDIO_CLK */
  53. {OFFSET(rmii1_refclk), MODE(0) | RXACTIVE}, /* RMII1_REFCLK */
  54. {-1},
  55. };
  56. static void enable_board_pin_mux(void)
  57. {
  58. chilisom_enable_pin_mux();
  59. /* chiliboard pinmux */
  60. configure_module_pin_mux(rmii1_pin_mux);
  61. configure_module_pin_mux(mmc0_pin_mux);
  62. }
  63. #endif /* CONFIG_SKIP_LOWLEVEL_INIT */
  64. #ifndef CONFIG_DM_SERIAL
  65. struct serial_device *default_serial_console(void)
  66. {
  67. return &eserial1_device;
  68. }
  69. #endif
  70. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  71. void set_uart_mux_conf(void)
  72. {
  73. configure_module_pin_mux(uart0_pin_mux);
  74. }
  75. void set_mux_conf_regs(void)
  76. {
  77. enable_board_pin_mux();
  78. }
  79. void am33xx_spl_board_init(void)
  80. {
  81. chilisom_spl_board_init();
  82. }
  83. #endif
  84. /*
  85. * Basic board specific setup. Pinmux has been handled already.
  86. */
  87. int board_init(void)
  88. {
  89. #if defined(CONFIG_HW_WATCHDOG)
  90. hw_watchdog_init();
  91. #endif
  92. gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
  93. gpmc_init();
  94. return 0;
  95. }
  96. #ifdef CONFIG_BOARD_LATE_INIT
  97. int board_late_init(void)
  98. {
  99. #if !defined(CONFIG_SPL_BUILD)
  100. uint8_t mac_addr[6];
  101. uint32_t mac_hi, mac_lo;
  102. /* try reading mac address from efuse */
  103. mac_lo = readl(&cdev->macid0l);
  104. mac_hi = readl(&cdev->macid0h);
  105. mac_addr[0] = mac_hi & 0xFF;
  106. mac_addr[1] = (mac_hi & 0xFF00) >> 8;
  107. mac_addr[2] = (mac_hi & 0xFF0000) >> 16;
  108. mac_addr[3] = (mac_hi & 0xFF000000) >> 24;
  109. mac_addr[4] = mac_lo & 0xFF;
  110. mac_addr[5] = (mac_lo & 0xFF00) >> 8;
  111. if (!env_get("ethaddr")) {
  112. printf("<ethaddr> not set. Validating first E-fuse MAC\n");
  113. if (is_valid_ethaddr(mac_addr))
  114. eth_env_set_enetaddr("ethaddr", mac_addr);
  115. }
  116. mac_lo = readl(&cdev->macid1l);
  117. mac_hi = readl(&cdev->macid1h);
  118. mac_addr[0] = mac_hi & 0xFF;
  119. mac_addr[1] = (mac_hi & 0xFF00) >> 8;
  120. mac_addr[2] = (mac_hi & 0xFF0000) >> 16;
  121. mac_addr[3] = (mac_hi & 0xFF000000) >> 24;
  122. mac_addr[4] = mac_lo & 0xFF;
  123. mac_addr[5] = (mac_lo & 0xFF00) >> 8;
  124. if (!env_get("eth1addr")) {
  125. if (is_valid_ethaddr(mac_addr))
  126. eth_env_set_enetaddr("eth1addr", mac_addr);
  127. }
  128. #endif
  129. return 0;
  130. }
  131. #endif
  132. #if !defined(CONFIG_DM_ETH) && defined(CONFIG_DRIVER_TI_CPSW) && \
  133. !defined(CONFIG_SPL_BUILD)
  134. static void cpsw_control(int enabled)
  135. {
  136. /* VTP can be added here */
  137. return;
  138. }
  139. static struct cpsw_slave_data cpsw_slaves[] = {
  140. {
  141. .slave_reg_ofs = 0x208,
  142. .sliver_reg_ofs = 0xd80,
  143. .phy_addr = 0,
  144. }
  145. };
  146. static struct cpsw_platform_data cpsw_data = {
  147. .mdio_base = CPSW_MDIO_BASE,
  148. .cpsw_base = CPSW_BASE,
  149. .mdio_div = 0xff,
  150. .channels = 8,
  151. .cpdma_reg_ofs = 0x800,
  152. .slaves = 1,
  153. .slave_data = cpsw_slaves,
  154. .ale_reg_ofs = 0xd00,
  155. .ale_entries = 1024,
  156. .host_port_reg_ofs = 0x108,
  157. .hw_stats_reg_ofs = 0x900,
  158. .bd_ram_ofs = 0x2000,
  159. .mac_control = (1 << 5),
  160. .control = cpsw_control,
  161. .host_port_num = 0,
  162. .version = CPSW_CTRL_VERSION_2,
  163. };
  164. int board_eth_init(bd_t *bis)
  165. {
  166. int rv, n = 0;
  167. writel(RMII_MODE_ENABLE | RMII_CHIPCKL_ENABLE, &cdev->miisel);
  168. cpsw_slaves[0].phy_if = PHY_INTERFACE_MODE_RMII;
  169. rv = cpsw_register(&cpsw_data);
  170. if (rv < 0)
  171. printf("Error %d registering CPSW switch\n", rv);
  172. else
  173. n += rv;
  174. return n;
  175. }
  176. #endif