cm_fx6.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839
  1. /*
  2. * Board functions for Compulab CM-FX6 board
  3. *
  4. * Copyright (C) 2014, Compulab Ltd - http://compulab.co.il/
  5. *
  6. * Author: Nikita Kiryanov <nikita@compulab.co.il>
  7. *
  8. * SPDX-License-Identifier: GPL-2.0+
  9. */
  10. #include <common.h>
  11. #include <ahci.h>
  12. #include <dm.h>
  13. #include <dwc_ahsata.h>
  14. #include <fsl_esdhc.h>
  15. #include <miiphy.h>
  16. #include <mtd_node.h>
  17. #include <netdev.h>
  18. #include <errno.h>
  19. #include <usb.h>
  20. #include <fdt_support.h>
  21. #include <sata.h>
  22. #include <splash.h>
  23. #include <asm/arch/crm_regs.h>
  24. #include <asm/arch/sys_proto.h>
  25. #include <asm/arch/iomux.h>
  26. #include <asm/arch/mxc_hdmi.h>
  27. #include <asm/mach-imx/mxc_i2c.h>
  28. #include <asm/mach-imx/sata.h>
  29. #include <asm/mach-imx/video.h>
  30. #include <asm/io.h>
  31. #include <asm/gpio.h>
  32. #include <dm/platform_data/serial_mxc.h>
  33. #include <dm/device-internal.h>
  34. #include <jffs2/load_kernel.h>
  35. #include "common.h"
  36. #include "../common/eeprom.h"
  37. #include "../common/common.h"
  38. DECLARE_GLOBAL_DATA_PTR;
  39. #ifdef CONFIG_SPLASH_SCREEN
  40. static struct splash_location cm_fx6_splash_locations[] = {
  41. {
  42. .name = "sf",
  43. .storage = SPLASH_STORAGE_SF,
  44. .flags = SPLASH_STORAGE_RAW,
  45. .offset = 0x100000,
  46. },
  47. {
  48. .name = "mmc_fs",
  49. .storage = SPLASH_STORAGE_MMC,
  50. .flags = SPLASH_STORAGE_FS,
  51. .devpart = "2:1",
  52. },
  53. {
  54. .name = "usb_fs",
  55. .storage = SPLASH_STORAGE_USB,
  56. .flags = SPLASH_STORAGE_FS,
  57. .devpart = "0:1",
  58. },
  59. {
  60. .name = "sata_fs",
  61. .storage = SPLASH_STORAGE_SATA,
  62. .flags = SPLASH_STORAGE_FS,
  63. .devpart = "0:1",
  64. },
  65. };
  66. int splash_screen_prepare(void)
  67. {
  68. return splash_source_load(cm_fx6_splash_locations,
  69. ARRAY_SIZE(cm_fx6_splash_locations));
  70. }
  71. #endif
  72. #ifdef CONFIG_IMX_HDMI
  73. static void cm_fx6_enable_hdmi(struct display_info_t const *dev)
  74. {
  75. struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
  76. imx_setup_hdmi();
  77. setbits_le32(&mxc_ccm->CCGR3, MXC_CCM_CCGR3_IPU1_IPU_DI0_MASK);
  78. imx_enable_hdmi_phy();
  79. }
  80. static struct display_info_t preset_hdmi_1024X768 = {
  81. .bus = -1,
  82. .addr = 0,
  83. .pixfmt = IPU_PIX_FMT_RGB24,
  84. .enable = cm_fx6_enable_hdmi,
  85. .mode = {
  86. .name = "HDMI",
  87. .refresh = 60,
  88. .xres = 1024,
  89. .yres = 768,
  90. .pixclock = 40385,
  91. .left_margin = 220,
  92. .right_margin = 40,
  93. .upper_margin = 21,
  94. .lower_margin = 7,
  95. .hsync_len = 60,
  96. .vsync_len = 10,
  97. .sync = FB_SYNC_EXT,
  98. .vmode = FB_VMODE_NONINTERLACED,
  99. }
  100. };
  101. static void cm_fx6_setup_display(void)
  102. {
  103. struct iomuxc *const iomuxc_regs = (struct iomuxc *)IOMUXC_BASE_ADDR;
  104. enable_ipu_clock();
  105. clrbits_le32(&iomuxc_regs->gpr[3], MXC_CCM_CCGR3_IPU1_IPU_DI0_MASK);
  106. }
  107. int board_video_skip(void)
  108. {
  109. int ret;
  110. struct display_info_t *preset;
  111. char const *panel = env_get("displaytype");
  112. if (!panel) /* Also accept panel for backward compatibility */
  113. panel = env_get("panel");
  114. if (!panel)
  115. return -ENOENT;
  116. if (!strcmp(panel, "HDMI"))
  117. preset = &preset_hdmi_1024X768;
  118. else
  119. return -EINVAL;
  120. ret = ipuv3_fb_init(&preset->mode, 0, preset->pixfmt);
  121. if (ret) {
  122. printf("Can't init display %s: %d\n", preset->mode.name, ret);
  123. return ret;
  124. }
  125. preset->enable(preset);
  126. printf("Display: %s (%ux%u)\n", preset->mode.name, preset->mode.xres,
  127. preset->mode.yres);
  128. return 0;
  129. }
  130. #else
  131. static inline void cm_fx6_setup_display(void) {}
  132. #endif /* CONFIG_VIDEO_IPUV3 */
  133. #ifdef CONFIG_DWC_AHSATA
  134. static int cm_fx6_issd_gpios[] = {
  135. /* The order of the GPIOs in the array is important! */
  136. CM_FX6_SATA_LDO_EN,
  137. CM_FX6_SATA_PHY_SLP,
  138. CM_FX6_SATA_NRSTDLY,
  139. CM_FX6_SATA_PWREN,
  140. CM_FX6_SATA_NSTANDBY1,
  141. CM_FX6_SATA_NSTANDBY2,
  142. };
  143. static void cm_fx6_sata_power(int on)
  144. {
  145. int i;
  146. if (!on) { /* tell the iSSD that the power will be removed */
  147. gpio_direction_output(CM_FX6_SATA_PWLOSS_INT, 1);
  148. mdelay(10);
  149. }
  150. for (i = 0; i < ARRAY_SIZE(cm_fx6_issd_gpios); i++) {
  151. gpio_direction_output(cm_fx6_issd_gpios[i], on);
  152. udelay(100);
  153. }
  154. if (!on) /* for compatibility lower the power loss interrupt */
  155. gpio_direction_output(CM_FX6_SATA_PWLOSS_INT, 0);
  156. }
  157. static iomux_v3_cfg_t const sata_pads[] = {
  158. /* SATA PWR */
  159. IOMUX_PADS(PAD_ENET_TX_EN__GPIO1_IO28 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  160. IOMUX_PADS(PAD_EIM_A22__GPIO2_IO16 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  161. IOMUX_PADS(PAD_EIM_D20__GPIO3_IO20 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  162. IOMUX_PADS(PAD_EIM_A25__GPIO5_IO02 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  163. /* SATA CTRL */
  164. IOMUX_PADS(PAD_ENET_TXD0__GPIO1_IO30 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  165. IOMUX_PADS(PAD_EIM_D23__GPIO3_IO23 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  166. IOMUX_PADS(PAD_EIM_D29__GPIO3_IO29 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  167. IOMUX_PADS(PAD_EIM_A23__GPIO6_IO06 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  168. IOMUX_PADS(PAD_EIM_BCLK__GPIO6_IO31 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  169. };
  170. static int cm_fx6_setup_issd(void)
  171. {
  172. int ret, i;
  173. SETUP_IOMUX_PADS(sata_pads);
  174. for (i = 0; i < ARRAY_SIZE(cm_fx6_issd_gpios); i++) {
  175. ret = gpio_request(cm_fx6_issd_gpios[i], "sata");
  176. if (ret)
  177. return ret;
  178. }
  179. ret = gpio_request(CM_FX6_SATA_PWLOSS_INT, "sata_pwloss_int");
  180. if (ret)
  181. return ret;
  182. return 0;
  183. }
  184. #define CM_FX6_SATA_INIT_RETRIES 10
  185. # if !CONFIG_IS_ENABLED(AHCI)
  186. int sata_initialize(void)
  187. {
  188. int err, i;
  189. /* Make sure this gpio has logical 0 value */
  190. gpio_direction_output(CM_FX6_SATA_PWLOSS_INT, 0);
  191. udelay(100);
  192. cm_fx6_sata_power(1);
  193. for (i = 0; i < CM_FX6_SATA_INIT_RETRIES; i++) {
  194. err = setup_sata();
  195. if (err) {
  196. printf("SATA setup failed: %d\n", err);
  197. return err;
  198. }
  199. udelay(100);
  200. err = __sata_initialize();
  201. if (!err)
  202. break;
  203. /* There is no device on the SATA port */
  204. if (sata_port_status(0, 0) == 0)
  205. break;
  206. /* There's a device, but link not established. Retry */
  207. }
  208. return err;
  209. }
  210. int sata_stop(void)
  211. {
  212. __sata_stop();
  213. cm_fx6_sata_power(0);
  214. mdelay(250);
  215. return 0;
  216. }
  217. # endif
  218. #else
  219. static int cm_fx6_setup_issd(void) { return 0; }
  220. #endif
  221. #ifdef CONFIG_SYS_I2C_MXC
  222. #define I2C_PAD_CTRL (PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
  223. PAD_CTL_DSE_40ohm | PAD_CTL_HYS | \
  224. PAD_CTL_ODE | PAD_CTL_SRE_FAST)
  225. I2C_PADS(i2c0_pads,
  226. PAD_EIM_D21__I2C1_SCL | MUX_PAD_CTRL(I2C_PAD_CTRL),
  227. PAD_EIM_D21__GPIO3_IO21 | MUX_PAD_CTRL(I2C_PAD_CTRL),
  228. IMX_GPIO_NR(3, 21),
  229. PAD_EIM_D28__I2C1_SDA | MUX_PAD_CTRL(I2C_PAD_CTRL),
  230. PAD_EIM_D28__GPIO3_IO28 | MUX_PAD_CTRL(I2C_PAD_CTRL),
  231. IMX_GPIO_NR(3, 28));
  232. I2C_PADS(i2c1_pads,
  233. PAD_KEY_COL3__I2C2_SCL | MUX_PAD_CTRL(I2C_PAD_CTRL),
  234. PAD_KEY_COL3__GPIO4_IO12 | MUX_PAD_CTRL(I2C_PAD_CTRL),
  235. IMX_GPIO_NR(4, 12),
  236. PAD_KEY_ROW3__I2C2_SDA | MUX_PAD_CTRL(I2C_PAD_CTRL),
  237. PAD_KEY_ROW3__GPIO4_IO13 | MUX_PAD_CTRL(I2C_PAD_CTRL),
  238. IMX_GPIO_NR(4, 13));
  239. I2C_PADS(i2c2_pads,
  240. PAD_GPIO_3__I2C3_SCL | MUX_PAD_CTRL(I2C_PAD_CTRL),
  241. PAD_GPIO_3__GPIO1_IO03 | MUX_PAD_CTRL(I2C_PAD_CTRL),
  242. IMX_GPIO_NR(1, 3),
  243. PAD_GPIO_6__I2C3_SDA | MUX_PAD_CTRL(I2C_PAD_CTRL),
  244. PAD_GPIO_6__GPIO1_IO06 | MUX_PAD_CTRL(I2C_PAD_CTRL),
  245. IMX_GPIO_NR(1, 6));
  246. static int cm_fx6_setup_one_i2c(int busnum, struct i2c_pads_info *pads)
  247. {
  248. int ret;
  249. ret = setup_i2c(busnum, CONFIG_SYS_I2C_SPEED, 0x7f, pads);
  250. if (ret)
  251. printf("Warning: I2C%d setup failed: %d\n", busnum, ret);
  252. return ret;
  253. }
  254. static int cm_fx6_setup_i2c(void)
  255. {
  256. int ret = 0, err;
  257. /* i2c<x>_pads are wierd macro variables; we can't use an array */
  258. err = cm_fx6_setup_one_i2c(0, I2C_PADS_INFO(i2c0_pads));
  259. if (err)
  260. ret = err;
  261. err = cm_fx6_setup_one_i2c(1, I2C_PADS_INFO(i2c1_pads));
  262. if (err)
  263. ret = err;
  264. err = cm_fx6_setup_one_i2c(2, I2C_PADS_INFO(i2c2_pads));
  265. if (err)
  266. ret = err;
  267. return ret;
  268. }
  269. #else
  270. static int cm_fx6_setup_i2c(void) { return 0; }
  271. #endif
  272. #ifdef CONFIG_USB_EHCI_MX6
  273. #define WEAK_PULLDOWN (PAD_CTL_PUS_100K_DOWN | \
  274. PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | \
  275. PAD_CTL_HYS | PAD_CTL_SRE_SLOW)
  276. #define MX6_USBNC_BASEADDR 0x2184800
  277. #define USBNC_USB_H1_PWR_POL (1 << 9)
  278. static int cm_fx6_setup_usb_host(void)
  279. {
  280. int err;
  281. err = gpio_request(CM_FX6_USB_HUB_RST, "usb hub rst");
  282. if (err)
  283. return err;
  284. SETUP_IOMUX_PAD(PAD_GPIO_0__USB_H1_PWR | MUX_PAD_CTRL(NO_PAD_CTRL));
  285. SETUP_IOMUX_PAD(PAD_SD3_RST__GPIO7_IO08 | MUX_PAD_CTRL(NO_PAD_CTRL));
  286. return 0;
  287. }
  288. static int cm_fx6_setup_usb_otg(void)
  289. {
  290. int err;
  291. struct iomuxc *iomux = (struct iomuxc *)IOMUXC_BASE_ADDR;
  292. err = gpio_request(SB_FX6_USB_OTG_PWR, "usb-pwr");
  293. if (err) {
  294. printf("USB OTG pwr gpio request failed: %d\n", err);
  295. return err;
  296. }
  297. SETUP_IOMUX_PAD(PAD_EIM_D22__GPIO3_IO22 | MUX_PAD_CTRL(NO_PAD_CTRL));
  298. SETUP_IOMUX_PAD(PAD_ENET_RX_ER__USB_OTG_ID |
  299. MUX_PAD_CTRL(WEAK_PULLDOWN));
  300. clrbits_le32(&iomux->gpr[1], IOMUXC_GPR1_OTG_ID_MASK);
  301. /* disable ext. charger detect, or it'll affect signal quality at dp. */
  302. return gpio_direction_output(SB_FX6_USB_OTG_PWR, 0);
  303. }
  304. int board_usb_phy_mode(int port)
  305. {
  306. return USB_INIT_HOST;
  307. }
  308. int board_ehci_hcd_init(int port)
  309. {
  310. int ret;
  311. u32 *usbnc_usb_uh1_ctrl = (u32 *)(MX6_USBNC_BASEADDR + 4);
  312. /* Only 1 host controller in use. port 0 is OTG & needs no attention */
  313. if (port != 1)
  314. return 0;
  315. /* Set PWR polarity to match power switch's enable polarity */
  316. setbits_le32(usbnc_usb_uh1_ctrl, USBNC_USB_H1_PWR_POL);
  317. ret = gpio_direction_output(CM_FX6_USB_HUB_RST, 0);
  318. if (ret)
  319. return ret;
  320. udelay(10);
  321. ret = gpio_direction_output(CM_FX6_USB_HUB_RST, 1);
  322. if (ret)
  323. return ret;
  324. mdelay(1);
  325. return 0;
  326. }
  327. int board_ehci_power(int port, int on)
  328. {
  329. if (port == 0)
  330. return gpio_direction_output(SB_FX6_USB_OTG_PWR, on);
  331. return 0;
  332. }
  333. #else
  334. static int cm_fx6_setup_usb_otg(void) { return 0; }
  335. static int cm_fx6_setup_usb_host(void) { return 0; }
  336. #endif
  337. #ifdef CONFIG_FEC_MXC
  338. #define ENET_PAD_CTRL (PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
  339. PAD_CTL_DSE_40ohm | PAD_CTL_HYS)
  340. static int mx6_rgmii_rework(struct phy_device *phydev)
  341. {
  342. unsigned short val;
  343. /* Ar8031 phy SmartEEE feature cause link status generates glitch,
  344. * which cause ethernet link down/up issue, so disable SmartEEE
  345. */
  346. phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x3);
  347. phy_write(phydev, MDIO_DEVAD_NONE, 0xe, 0x805d);
  348. phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x4003);
  349. val = phy_read(phydev, MDIO_DEVAD_NONE, 0xe);
  350. val &= ~(0x1 << 8);
  351. phy_write(phydev, MDIO_DEVAD_NONE, 0xe, val);
  352. /* To enable AR8031 ouput a 125MHz clk from CLK_25M */
  353. phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x7);
  354. phy_write(phydev, MDIO_DEVAD_NONE, 0xe, 0x8016);
  355. phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x4007);
  356. val = phy_read(phydev, MDIO_DEVAD_NONE, 0xe);
  357. val &= 0xffe3;
  358. val |= 0x18;
  359. phy_write(phydev, MDIO_DEVAD_NONE, 0xe, val);
  360. /* introduce tx clock delay */
  361. phy_write(phydev, MDIO_DEVAD_NONE, 0x1d, 0x5);
  362. val = phy_read(phydev, MDIO_DEVAD_NONE, 0x1e);
  363. val |= 0x0100;
  364. phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, val);
  365. return 0;
  366. }
  367. int board_phy_config(struct phy_device *phydev)
  368. {
  369. mx6_rgmii_rework(phydev);
  370. if (phydev->drv->config)
  371. return phydev->drv->config(phydev);
  372. return 0;
  373. }
  374. static iomux_v3_cfg_t const enet_pads[] = {
  375. IOMUX_PADS(PAD_ENET_MDIO__ENET_MDIO | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  376. IOMUX_PADS(PAD_ENET_MDC__ENET_MDC | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  377. IOMUX_PADS(PAD_RGMII_TXC__RGMII_TXC | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  378. IOMUX_PADS(PAD_RGMII_TD0__RGMII_TD0 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  379. IOMUX_PADS(PAD_RGMII_TD1__RGMII_TD1 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  380. IOMUX_PADS(PAD_RGMII_TD2__RGMII_TD2 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  381. IOMUX_PADS(PAD_RGMII_TD3__RGMII_TD3 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  382. IOMUX_PADS(PAD_RGMII_RXC__RGMII_RXC | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  383. IOMUX_PADS(PAD_RGMII_RD0__RGMII_RD0 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  384. IOMUX_PADS(PAD_RGMII_RD1__RGMII_RD1 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  385. IOMUX_PADS(PAD_RGMII_RD2__RGMII_RD2 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  386. IOMUX_PADS(PAD_RGMII_RD3__RGMII_RD3 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  387. IOMUX_PADS(PAD_GPIO_0__CCM_CLKO1 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  388. IOMUX_PADS(PAD_GPIO_3__CCM_CLKO2 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  389. IOMUX_PADS(PAD_SD4_DAT0__GPIO2_IO08 | MUX_PAD_CTRL(0x84)),
  390. IOMUX_PADS(PAD_ENET_REF_CLK__ENET_TX_CLK |
  391. MUX_PAD_CTRL(ENET_PAD_CTRL)),
  392. IOMUX_PADS(PAD_RGMII_TX_CTL__RGMII_TX_CTL |
  393. MUX_PAD_CTRL(ENET_PAD_CTRL)),
  394. IOMUX_PADS(PAD_RGMII_RX_CTL__RGMII_RX_CTL |
  395. MUX_PAD_CTRL(ENET_PAD_CTRL)),
  396. };
  397. static int handle_mac_address(char *env_var, uint eeprom_bus)
  398. {
  399. unsigned char enetaddr[6];
  400. int rc;
  401. rc = eth_env_get_enetaddr(env_var, enetaddr);
  402. if (rc)
  403. return 0;
  404. rc = cl_eeprom_read_mac_addr(enetaddr, eeprom_bus);
  405. if (rc)
  406. return rc;
  407. if (!is_valid_ethaddr(enetaddr))
  408. return -1;
  409. return eth_env_set_enetaddr(env_var, enetaddr);
  410. }
  411. #define SB_FX6_I2C_EEPROM_BUS 0
  412. #define NO_MAC_ADDR "No MAC address found for %s\n"
  413. int board_eth_init(bd_t *bis)
  414. {
  415. int err;
  416. if (handle_mac_address("ethaddr", CONFIG_SYS_I2C_EEPROM_BUS))
  417. printf(NO_MAC_ADDR, "primary NIC");
  418. if (handle_mac_address("eth1addr", SB_FX6_I2C_EEPROM_BUS))
  419. printf(NO_MAC_ADDR, "secondary NIC");
  420. SETUP_IOMUX_PADS(enet_pads);
  421. /* phy reset */
  422. err = gpio_request(CM_FX6_ENET_NRST, "enet_nrst");
  423. if (err)
  424. printf("Etnernet NRST gpio request failed: %d\n", err);
  425. gpio_direction_output(CM_FX6_ENET_NRST, 0);
  426. udelay(500);
  427. gpio_set_value(CM_FX6_ENET_NRST, 1);
  428. enable_enet_clk(1);
  429. return cpu_eth_init(bis);
  430. }
  431. #endif
  432. #ifdef CONFIG_NAND_MXS
  433. static iomux_v3_cfg_t const nand_pads[] = {
  434. IOMUX_PADS(PAD_NANDF_CLE__NAND_CLE | MUX_PAD_CTRL(NO_PAD_CTRL)),
  435. IOMUX_PADS(PAD_NANDF_ALE__NAND_ALE | MUX_PAD_CTRL(NO_PAD_CTRL)),
  436. IOMUX_PADS(PAD_NANDF_CS0__NAND_CE0_B | MUX_PAD_CTRL(NO_PAD_CTRL)),
  437. IOMUX_PADS(PAD_NANDF_RB0__NAND_READY_B | MUX_PAD_CTRL(NO_PAD_CTRL)),
  438. IOMUX_PADS(PAD_NANDF_D0__NAND_DATA00 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  439. IOMUX_PADS(PAD_NANDF_D1__NAND_DATA01 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  440. IOMUX_PADS(PAD_NANDF_D2__NAND_DATA02 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  441. IOMUX_PADS(PAD_NANDF_D3__NAND_DATA03 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  442. IOMUX_PADS(PAD_NANDF_D4__NAND_DATA04 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  443. IOMUX_PADS(PAD_NANDF_D5__NAND_DATA05 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  444. IOMUX_PADS(PAD_NANDF_D6__NAND_DATA06 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  445. IOMUX_PADS(PAD_NANDF_D7__NAND_DATA07 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  446. IOMUX_PADS(PAD_SD4_CMD__NAND_RE_B | MUX_PAD_CTRL(NO_PAD_CTRL)),
  447. IOMUX_PADS(PAD_SD4_CLK__NAND_WE_B | MUX_PAD_CTRL(NO_PAD_CTRL)),
  448. };
  449. static void cm_fx6_setup_gpmi_nand(void)
  450. {
  451. SETUP_IOMUX_PADS(nand_pads);
  452. /* Enable clock roots */
  453. enable_usdhc_clk(1, 3);
  454. enable_usdhc_clk(1, 4);
  455. setup_gpmi_io_clk(MXC_CCM_CS2CDR_ENFC_CLK_PODF(0xf) |
  456. MXC_CCM_CS2CDR_ENFC_CLK_PRED(1) |
  457. MXC_CCM_CS2CDR_ENFC_CLK_SEL(0));
  458. }
  459. #else
  460. static void cm_fx6_setup_gpmi_nand(void) {}
  461. #endif
  462. #ifdef CONFIG_FSL_ESDHC
  463. static struct fsl_esdhc_cfg usdhc_cfg[3] = {
  464. {USDHC1_BASE_ADDR},
  465. {USDHC2_BASE_ADDR},
  466. {USDHC3_BASE_ADDR},
  467. };
  468. static enum mxc_clock usdhc_clk[3] = {
  469. MXC_ESDHC_CLK,
  470. MXC_ESDHC2_CLK,
  471. MXC_ESDHC3_CLK,
  472. };
  473. int board_mmc_init(bd_t *bis)
  474. {
  475. int i;
  476. cm_fx6_set_usdhc_iomux();
  477. for (i = 0; i < CONFIG_SYS_FSL_USDHC_NUM; i++) {
  478. usdhc_cfg[i].sdhc_clk = mxc_get_clock(usdhc_clk[i]);
  479. usdhc_cfg[i].max_bus_width = 4;
  480. fsl_esdhc_initialize(bis, &usdhc_cfg[i]);
  481. enable_usdhc_clk(1, i);
  482. }
  483. return 0;
  484. }
  485. #endif
  486. #ifdef CONFIG_MXC_SPI
  487. int cm_fx6_setup_ecspi(void)
  488. {
  489. cm_fx6_set_ecspi_iomux();
  490. return gpio_request(CM_FX6_ECSPI_BUS0_CS0, "ecspi_bus0_cs0");
  491. }
  492. #else
  493. int cm_fx6_setup_ecspi(void) { return 0; }
  494. #endif
  495. #ifdef CONFIG_OF_BOARD_SETUP
  496. #define USDHC3_PATH "/soc/aips-bus@02100000/usdhc@02198000/"
  497. struct node_info nodes[] = {
  498. /*
  499. * Both entries target the same flash chip. The st,m25p compatible
  500. * is used in the vendor device trees, while upstream uses (the
  501. * documented) jedec,spi-nor compatible.
  502. */
  503. { "st,m25p", MTD_DEV_TYPE_NOR, },
  504. { "jedec,spi-nor", MTD_DEV_TYPE_NOR, },
  505. };
  506. int ft_board_setup(void *blob, bd_t *bd)
  507. {
  508. u32 baseboard_rev;
  509. int nodeoffset;
  510. uint8_t enetaddr[6];
  511. char baseboard_name[16];
  512. int err;
  513. fdt_shrink_to_minimum(blob, 0); /* Make room for new properties */
  514. /* MAC addr */
  515. if (eth_env_get_enetaddr("ethaddr", enetaddr)) {
  516. fdt_find_and_setprop(blob,
  517. "/soc/aips-bus@02100000/ethernet@02188000",
  518. "local-mac-address", enetaddr, 6, 1);
  519. }
  520. if (eth_env_get_enetaddr("eth1addr", enetaddr)) {
  521. fdt_find_and_setprop(blob, "/eth@pcie", "local-mac-address",
  522. enetaddr, 6, 1);
  523. }
  524. fdt_fixup_mtdparts(blob, nodes, ARRAY_SIZE(nodes));
  525. baseboard_rev = cl_eeprom_get_board_rev(0);
  526. err = cl_eeprom_get_product_name((uchar *)baseboard_name, 0);
  527. if (err || baseboard_rev == 0)
  528. return 0; /* Assume not an early revision SB-FX6m baseboard */
  529. if (!strncmp("SB-FX6m", baseboard_name, 7) && baseboard_rev <= 120) {
  530. nodeoffset = fdt_path_offset(blob, USDHC3_PATH);
  531. fdt_delprop(blob, nodeoffset, "cd-gpios");
  532. fdt_find_and_setprop(blob, USDHC3_PATH, "broken-cd",
  533. NULL, 0, 1);
  534. fdt_find_and_setprop(blob, USDHC3_PATH, "keep-power-in-suspend",
  535. NULL, 0, 1);
  536. }
  537. return 0;
  538. }
  539. #endif
  540. int board_init(void)
  541. {
  542. int ret;
  543. gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
  544. cm_fx6_setup_gpmi_nand();
  545. ret = cm_fx6_setup_ecspi();
  546. if (ret)
  547. printf("Warning: ECSPI setup failed: %d\n", ret);
  548. ret = cm_fx6_setup_usb_otg();
  549. if (ret)
  550. printf("Warning: USB OTG setup failed: %d\n", ret);
  551. ret = cm_fx6_setup_usb_host();
  552. if (ret)
  553. printf("Warning: USB host setup failed: %d\n", ret);
  554. /*
  555. * cm-fx6 may have iSSD not assembled and in this case it has
  556. * bypasses for a (m)SATA socket on the baseboard. The socketed
  557. * device is not controlled by those GPIOs. So just print a warning
  558. * if the setup fails.
  559. */
  560. ret = cm_fx6_setup_issd();
  561. if (ret)
  562. printf("Warning: iSSD setup failed: %d\n", ret);
  563. /* Warn on failure but do not abort boot */
  564. ret = cm_fx6_setup_i2c();
  565. if (ret)
  566. printf("Warning: I2C setup failed: %d\n", ret);
  567. cm_fx6_setup_display();
  568. /* This should be done in the MMC driver when MX6 has a clock driver */
  569. #ifdef CONFIG_FSL_ESDHC
  570. if (IS_ENABLED(CONFIG_BLK)) {
  571. int i;
  572. cm_fx6_set_usdhc_iomux();
  573. for (i = 0; i < CONFIG_SYS_FSL_USDHC_NUM; i++)
  574. enable_usdhc_clk(1, i);
  575. }
  576. #endif
  577. return 0;
  578. }
  579. int checkboard(void)
  580. {
  581. puts("Board: CM-FX6\n");
  582. return 0;
  583. }
  584. int misc_init_r(void)
  585. {
  586. cl_print_pcb_info();
  587. return 0;
  588. }
  589. int dram_init_banksize(void)
  590. {
  591. gd->bd->bi_dram[0].start = PHYS_SDRAM_1;
  592. gd->bd->bi_dram[1].start = PHYS_SDRAM_2;
  593. switch (gd->ram_size) {
  594. case 0x10000000: /* DDR_16BIT_256MB */
  595. gd->bd->bi_dram[0].size = 0x10000000;
  596. gd->bd->bi_dram[1].size = 0;
  597. break;
  598. case 0x20000000: /* DDR_32BIT_512MB */
  599. gd->bd->bi_dram[0].size = 0x20000000;
  600. gd->bd->bi_dram[1].size = 0;
  601. break;
  602. case 0x40000000:
  603. if (is_cpu_type(MXC_CPU_MX6SOLO)) { /* DDR_32BIT_1GB */
  604. gd->bd->bi_dram[0].size = 0x20000000;
  605. gd->bd->bi_dram[1].size = 0x20000000;
  606. } else { /* DDR_64BIT_1GB */
  607. gd->bd->bi_dram[0].size = 0x40000000;
  608. gd->bd->bi_dram[1].size = 0;
  609. }
  610. break;
  611. case 0x80000000: /* DDR_64BIT_2GB */
  612. gd->bd->bi_dram[0].size = 0x40000000;
  613. gd->bd->bi_dram[1].size = 0x40000000;
  614. break;
  615. case 0xEFF00000: /* DDR_64BIT_4GB */
  616. gd->bd->bi_dram[0].size = 0x70000000;
  617. gd->bd->bi_dram[1].size = 0x7FF00000;
  618. break;
  619. }
  620. return 0;
  621. }
  622. int dram_init(void)
  623. {
  624. gd->ram_size = imx_ddr_size();
  625. switch (gd->ram_size) {
  626. case 0x10000000:
  627. case 0x20000000:
  628. case 0x40000000:
  629. case 0x80000000:
  630. break;
  631. case 0xF0000000:
  632. gd->ram_size -= 0x100000;
  633. break;
  634. default:
  635. printf("ERROR: Unsupported DRAM size 0x%lx\n", gd->ram_size);
  636. return -1;
  637. }
  638. return 0;
  639. }
  640. u32 get_board_rev(void)
  641. {
  642. return cl_eeprom_get_board_rev(CONFIG_SYS_I2C_EEPROM_BUS);
  643. }
  644. static struct mxc_serial_platdata cm_fx6_mxc_serial_plat = {
  645. .reg = (struct mxc_uart *)UART4_BASE,
  646. };
  647. U_BOOT_DEVICE(cm_fx6_serial) = {
  648. .name = "serial_mxc",
  649. .platdata = &cm_fx6_mxc_serial_plat,
  650. };
  651. #if CONFIG_IS_ENABLED(AHCI)
  652. static int sata_imx_probe(struct udevice *dev)
  653. {
  654. int i, err;
  655. /* Make sure this gpio has logical 0 value */
  656. gpio_direction_output(CM_FX6_SATA_PWLOSS_INT, 0);
  657. udelay(100);
  658. cm_fx6_sata_power(1);
  659. for (i = 0; i < CM_FX6_SATA_INIT_RETRIES; i++) {
  660. err = setup_sata();
  661. if (err) {
  662. printf("SATA setup failed: %d\n", err);
  663. return err;
  664. }
  665. udelay(100);
  666. err = dwc_ahsata_probe(dev);
  667. if (!err)
  668. break;
  669. /* There is no device on the SATA port */
  670. if (sata_dm_port_status(0, 0) == 0)
  671. break;
  672. /* There's a device, but link not established. Retry */
  673. device_remove(dev, DM_REMOVE_NORMAL);
  674. }
  675. return 0;
  676. }
  677. static int sata_imx_remove(struct udevice *dev)
  678. {
  679. cm_fx6_sata_power(0);
  680. mdelay(250);
  681. return 0;
  682. }
  683. struct ahci_ops sata_imx_ops = {
  684. .port_status = dwc_ahsata_port_status,
  685. .reset = dwc_ahsata_bus_reset,
  686. .scan = dwc_ahsata_scan,
  687. };
  688. static const struct udevice_id sata_imx_ids[] = {
  689. { .compatible = "fsl,imx6q-ahci" },
  690. { }
  691. };
  692. U_BOOT_DRIVER(sata_imx) = {
  693. .name = "dwc_ahci",
  694. .id = UCLASS_AHCI,
  695. .of_match = sata_imx_ids,
  696. .ops = &sata_imx_ops,
  697. .probe = sata_imx_probe,
  698. .remove = sata_imx_remove, /* reset bus to stop it */
  699. };
  700. #endif /* AHCI */