sama5d2_ptc.c 7.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285
  1. /*
  2. * Copyright (C) 2016 Atmel
  3. * Wenyou.Yang <wenyou.yang@atmel.com>
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. #include <common.h>
  8. #include <atmel_hlcdc.h>
  9. #include <lcd.h>
  10. #include <mmc.h>
  11. #include <net.h>
  12. #include <netdev.h>
  13. #include <spi.h>
  14. #include <version.h>
  15. #include <asm/io.h>
  16. #include <asm/arch/at91_common.h>
  17. #include <asm/arch/atmel_pio4.h>
  18. #include <asm/arch/atmel_mpddrc.h>
  19. #include <asm/arch/atmel_usba_udc.h>
  20. #include <asm/arch/atmel_sdhci.h>
  21. #include <asm/arch/clk.h>
  22. #include <asm/arch/gpio.h>
  23. #include <asm/arch/sama5_sfr.h>
  24. #include <asm/arch/sama5d2.h>
  25. #include <asm/arch/sama5d3_smc.h>
  26. DECLARE_GLOBAL_DATA_PTR;
  27. int spi_cs_is_valid(unsigned int bus, unsigned int cs)
  28. {
  29. return bus == 0 && cs == 0;
  30. }
  31. void spi_cs_activate(struct spi_slave *slave)
  32. {
  33. atmel_pio4_set_pio_output(AT91_PIO_PORTA, 17, 0);
  34. }
  35. void spi_cs_deactivate(struct spi_slave *slave)
  36. {
  37. atmel_pio4_set_pio_output(AT91_PIO_PORTA, 17, 1);
  38. }
  39. static void board_spi0_hw_init(void)
  40. {
  41. atmel_pio4_set_a_periph(AT91_PIO_PORTA, 14, 0);
  42. atmel_pio4_set_a_periph(AT91_PIO_PORTA, 15, 0);
  43. atmel_pio4_set_a_periph(AT91_PIO_PORTA, 16, 0);
  44. atmel_pio4_set_pio_output(AT91_PIO_PORTA, 17, 1);
  45. at91_periph_clk_enable(ATMEL_ID_SPI0);
  46. }
  47. static void board_nand_hw_init(void)
  48. {
  49. struct at91_smc *smc = (struct at91_smc *)ATMEL_BASE_SMC;
  50. struct atmel_sfr *sfr = (struct atmel_sfr *)ATMEL_BASE_SFR;
  51. at91_periph_clk_enable(ATMEL_ID_HSMC);
  52. writel(AT91_SFR_EBICFG_DRIVE0_HIGH |
  53. AT91_SFR_EBICFG_PULL0_NONE |
  54. AT91_SFR_EBICFG_DRIVE1_HIGH |
  55. AT91_SFR_EBICFG_PULL1_NONE, &sfr->ebicfg);
  56. /* Configure SMC CS3 for NAND */
  57. writel(AT91_SMC_SETUP_NWE(1) | AT91_SMC_SETUP_NCS_WR(1) |
  58. AT91_SMC_SETUP_NRD(1) | AT91_SMC_SETUP_NCS_RD(1),
  59. &smc->cs[3].setup);
  60. writel(AT91_SMC_PULSE_NWE(2) | AT91_SMC_PULSE_NCS_WR(3) |
  61. AT91_SMC_PULSE_NRD(2) | AT91_SMC_PULSE_NCS_RD(3),
  62. &smc->cs[3].pulse);
  63. writel(AT91_SMC_CYCLE_NWE(5) | AT91_SMC_CYCLE_NRD(5),
  64. &smc->cs[3].cycle);
  65. writel(AT91_SMC_TIMINGS_TCLR(2) | AT91_SMC_TIMINGS_TADL(7) |
  66. AT91_SMC_TIMINGS_TAR(2) | AT91_SMC_TIMINGS_TRR(3) |
  67. AT91_SMC_TIMINGS_TWB(7) | AT91_SMC_TIMINGS_RBNSEL(3) |
  68. AT91_SMC_TIMINGS_NFSEL(1), &smc->cs[3].timings);
  69. writel(AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE |
  70. AT91_SMC_MODE_EXNW_DISABLE |
  71. AT91_SMC_MODE_DBW_8 |
  72. AT91_SMC_MODE_TDF_CYCLE(3),
  73. &smc->cs[3].mode);
  74. atmel_pio4_set_f_periph(AT91_PIO_PORTA, 0, 0); /* D0 */
  75. atmel_pio4_set_f_periph(AT91_PIO_PORTA, 1, 0); /* D1 */
  76. atmel_pio4_set_f_periph(AT91_PIO_PORTA, 2, 0); /* D2 */
  77. atmel_pio4_set_f_periph(AT91_PIO_PORTA, 3, 0); /* D3 */
  78. atmel_pio4_set_f_periph(AT91_PIO_PORTA, 4, 0); /* D4 */
  79. atmel_pio4_set_f_periph(AT91_PIO_PORTA, 5, 0); /* D5 */
  80. atmel_pio4_set_f_periph(AT91_PIO_PORTA, 6, 0); /* D6 */
  81. atmel_pio4_set_f_periph(AT91_PIO_PORTA, 7, 0); /* D7 */
  82. atmel_pio4_set_f_periph(AT91_PIO_PORTA, 12, 0); /* RE */
  83. atmel_pio4_set_f_periph(AT91_PIO_PORTA, 8, 0); /* WE */
  84. atmel_pio4_set_f_periph(AT91_PIO_PORTA, 9, 1); /* NCS */
  85. atmel_pio4_set_f_periph(AT91_PIO_PORTA, 21, 1); /* RDY */
  86. atmel_pio4_set_f_periph(AT91_PIO_PORTA, 10, 1); /* ALE */
  87. atmel_pio4_set_f_periph(AT91_PIO_PORTA, 11, 1); /* CLE */
  88. }
  89. static void board_usb_hw_init(void)
  90. {
  91. atmel_pio4_set_pio_output(AT91_PIO_PORTA, 28, 1);
  92. }
  93. static void board_gmac_hw_init(void)
  94. {
  95. atmel_pio4_set_f_periph(AT91_PIO_PORTB, 14, 0); /* GTXCK */
  96. atmel_pio4_set_f_periph(AT91_PIO_PORTB, 15, 0); /* GTXEN */
  97. atmel_pio4_set_f_periph(AT91_PIO_PORTB, 16, 0); /* GRXDV */
  98. atmel_pio4_set_f_periph(AT91_PIO_PORTB, 17, 0); /* GRXER */
  99. atmel_pio4_set_f_periph(AT91_PIO_PORTB, 18, 0); /* GRX0 */
  100. atmel_pio4_set_f_periph(AT91_PIO_PORTB, 19, 0); /* GRX1 */
  101. atmel_pio4_set_f_periph(AT91_PIO_PORTB, 20, 0); /* GTX0 */
  102. atmel_pio4_set_f_periph(AT91_PIO_PORTB, 21, 0); /* GTX1 */
  103. atmel_pio4_set_f_periph(AT91_PIO_PORTB, 22, 0); /* GMDC */
  104. atmel_pio4_set_f_periph(AT91_PIO_PORTB, 23, 0); /* GMDIO */
  105. at91_periph_clk_enable(ATMEL_ID_GMAC);
  106. }
  107. static void board_uart0_hw_init(void)
  108. {
  109. atmel_pio4_set_c_periph(AT91_PIO_PORTB, 26, 1); /* URXD0 */
  110. atmel_pio4_set_c_periph(AT91_PIO_PORTB, 27, 0); /* UTXD0 */
  111. at91_periph_clk_enable(CONFIG_USART_ID);
  112. }
  113. int board_early_init_f(void)
  114. {
  115. at91_periph_clk_enable(ATMEL_ID_PIOA);
  116. at91_periph_clk_enable(ATMEL_ID_PIOB);
  117. at91_periph_clk_enable(ATMEL_ID_PIOC);
  118. at91_periph_clk_enable(ATMEL_ID_PIOD);
  119. board_uart0_hw_init();
  120. return 0;
  121. }
  122. int board_init(void)
  123. {
  124. /* address of boot parameters */
  125. gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
  126. #ifdef CONFIG_ATMEL_SPI
  127. board_spi0_hw_init();
  128. #endif
  129. #ifdef CONFIG_NAND_ATMEL
  130. board_nand_hw_init();
  131. #endif
  132. #ifdef CONFIG_MACB
  133. board_gmac_hw_init();
  134. #endif
  135. #ifdef CONFIG_CMD_USB
  136. board_usb_hw_init();
  137. #endif
  138. #ifdef CONFIG_USB_GADGET_ATMEL_USBA
  139. at91_udp_hw_init();
  140. #endif
  141. return 0;
  142. }
  143. int dram_init(void)
  144. {
  145. gd->ram_size = get_ram_size((void *)CONFIG_SYS_SDRAM_BASE,
  146. CONFIG_SYS_SDRAM_SIZE);
  147. return 0;
  148. }
  149. int board_eth_init(bd_t *bis)
  150. {
  151. int rc = 0;
  152. #ifdef CONFIG_MACB
  153. rc = macb_eth_initialize(0, (void *)ATMEL_BASE_GMAC, 0x00);
  154. if (rc)
  155. printf("GMAC register failed\n");
  156. #endif
  157. #ifdef CONFIG_USB_GADGET_ATMEL_USBA
  158. usba_udc_probe(&pdata);
  159. #ifdef CONFIG_USB_ETH_RNDIS
  160. usb_eth_initialize(bis);
  161. #endif
  162. #endif
  163. return rc;
  164. }
  165. /* SPL */
  166. #ifdef CONFIG_SPL_BUILD
  167. void spl_board_init(void)
  168. {
  169. #ifdef CONFIG_SPI_BOOT
  170. board_spi0_hw_init();
  171. #endif
  172. #ifdef CONFIG_NAND_BOOT
  173. board_nand_hw_init();
  174. #endif
  175. }
  176. static void ddrc_conf(struct atmel_mpddrc_config *ddrc)
  177. {
  178. ddrc->md = (ATMEL_MPDDRC_MD_DBW_32_BITS | ATMEL_MPDDRC_MD_DDR3_SDRAM);
  179. ddrc->cr = (ATMEL_MPDDRC_CR_NC_COL_10 |
  180. ATMEL_MPDDRC_CR_NR_ROW_14 |
  181. ATMEL_MPDDRC_CR_CAS_DDR_CAS5 |
  182. ATMEL_MPDDRC_CR_DIC_DS |
  183. ATMEL_MPDDRC_CR_DIS_DLL |
  184. ATMEL_MPDDRC_CR_NB_8BANKS |
  185. ATMEL_MPDDRC_CR_DECOD_INTERLEAVED |
  186. ATMEL_MPDDRC_CR_UNAL_SUPPORTED);
  187. ddrc->rtr = 0x511;
  188. ddrc->tpr0 = ((6 << ATMEL_MPDDRC_TPR0_TRAS_OFFSET) |
  189. (3 << ATMEL_MPDDRC_TPR0_TRCD_OFFSET) |
  190. (4 << ATMEL_MPDDRC_TPR0_TWR_OFFSET) |
  191. (9 << ATMEL_MPDDRC_TPR0_TRC_OFFSET) |
  192. (3 << ATMEL_MPDDRC_TPR0_TRP_OFFSET) |
  193. (4 << ATMEL_MPDDRC_TPR0_TRRD_OFFSET) |
  194. (4 << ATMEL_MPDDRC_TPR0_TWTR_OFFSET) |
  195. (4 << ATMEL_MPDDRC_TPR0_TMRD_OFFSET));
  196. ddrc->tpr1 = ((27 << ATMEL_MPDDRC_TPR1_TRFC_OFFSET) |
  197. (29 << ATMEL_MPDDRC_TPR1_TXSNR_OFFSET) |
  198. (0 << ATMEL_MPDDRC_TPR1_TXSRD_OFFSET) |
  199. (3 << ATMEL_MPDDRC_TPR1_TXP_OFFSET));
  200. ddrc->tpr2 = ((0 << ATMEL_MPDDRC_TPR2_TXARD_OFFSET) |
  201. (0 << ATMEL_MPDDRC_TPR2_TXARDS_OFFSET) |
  202. (0 << ATMEL_MPDDRC_TPR2_TRPA_OFFSET) |
  203. (4 << ATMEL_MPDDRC_TPR2_TRTP_OFFSET) |
  204. (7 << ATMEL_MPDDRC_TPR2_TFAW_OFFSET));
  205. }
  206. void mem_init(void)
  207. {
  208. struct atmel_mpddr *mpddrc = (struct atmel_mpddr *)ATMEL_BASE_MPDDRC;
  209. struct atmel_mpddrc_config ddrc_config;
  210. u32 reg;
  211. ddrc_conf(&ddrc_config);
  212. at91_periph_clk_enable(ATMEL_ID_MPDDRC);
  213. at91_system_clk_enable(AT91_PMC_DDR);
  214. reg = readl(&mpddrc->io_calibr);
  215. reg &= ~ATMEL_MPDDRC_IO_CALIBR_RDIV;
  216. reg |= ATMEL_MPDDRC_IO_CALIBR_DDR3_RZQ_55;
  217. reg &= ~ATMEL_MPDDRC_IO_CALIBR_TZQIO;
  218. reg |= ATMEL_MPDDRC_IO_CALIBR_TZQIO_(100);
  219. writel(reg, &mpddrc->io_calibr);
  220. writel(ATMEL_MPDDRC_RD_DATA_PATH_SHIFT_TWO_CYCLE,
  221. &mpddrc->rd_data_path);
  222. ddr3_init(ATMEL_BASE_MPDDRC, ATMEL_BASE_DDRCS, &ddrc_config);
  223. writel(0x3, &mpddrc->cal_mr4);
  224. writel(64, &mpddrc->tim_cal);
  225. }
  226. void at91_pmc_init(void)
  227. {
  228. at91_plla_init(AT91_PMC_PLLAR_29 |
  229. AT91_PMC_PLLXR_PLLCOUNT(0x3f) |
  230. AT91_PMC_PLLXR_MUL(82) |
  231. AT91_PMC_PLLXR_DIV(1));
  232. at91_pllicpr_init(0);
  233. at91_mck_init(AT91_PMC_MCKR_H32MXDIV |
  234. AT91_PMC_MCKR_PLLADIV_2 |
  235. AT91_PMC_MCKR_MDIV_3 |
  236. AT91_PMC_MCKR_CSS_PLLA);
  237. }
  238. #endif