hardware-k2g.h 2.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110
  1. /*
  2. * K2G: SoC definitions
  3. *
  4. * (C) Copyright 2015
  5. * Texas Instruments Incorporated, <www.ti.com>
  6. *
  7. * SPDX-License-Identifier: GPL-2.0+
  8. */
  9. #ifndef __ASM_ARCH_HARDWARE_K2G_H
  10. #define __ASM_ARCH_HARDWARE_K2G_H
  11. #define KS2_NUM_DSPS 1
  12. /* Power and Sleep Controller (PSC) Domains */
  13. #define KS2_LPSC_ALWAYSON 0
  14. #define KS2_LPSC_PMMC 1
  15. #define KS2_LPSC_DEBUG 2
  16. #define KS2_LPSC_NSS 3
  17. #define KS2_LPSC_SA 4
  18. #define KS2_LPSC_TERANET 5
  19. #define KS2_LPSC_SYS_COMP 6
  20. #define KS2_LPSC_QSPI 7
  21. #define KS2_LPSC_MMC 8
  22. #define KS2_LPSC_GPMC 9
  23. #define KS2_LPSC_MLB 11
  24. #define KS2_LPSC_EHRPWM 12
  25. #define KS2_LPSC_EQEP 13
  26. #define KS2_LPSC_ECAP 14
  27. #define KS2_LPSC_MCASP 15
  28. #define KS2_LPSC_SR 16
  29. #define KS2_LPSC_MSMC 17
  30. #ifdef KS2_LPSC_GEM_0
  31. #undef KS2_LPSC_GEM_0
  32. #endif
  33. #define KS2_LPSC_GEM_0 18
  34. #define KS2_LPSC_ARM 19
  35. #define KS2_LPSC_ASRC 20
  36. #define KS2_LPSC_ICSS 21
  37. #define KS2_LPSC_DSS 23
  38. #define KS2_LPSC_PCIE 24
  39. #define KS2_LPSC_USB_0 25
  40. #define KS2_LPSC_USB KS2_LPSC_USB_0
  41. #define KS2_LPSC_USB_1 26
  42. #define KS2_LPSC_DDR3 27
  43. #define KS2_LPSC_SPARE0_LPSC0 28
  44. #define KS2_LPSC_SPARE0_LPSC1 29
  45. #define KS2_LPSC_SPARE1_LPSC0 30
  46. #define KS2_LPSC_SPARE1_LPSC1 31
  47. #define KS2_LPSC_CPGMAC KS2_LPSC_NSS
  48. #define KS2_LPSC_CRYPTO KS2_LPSC_SA
  49. /* SGMII SerDes */
  50. #define KS2_LANES_PER_SGMII_SERDES 4
  51. /* NETCP pktdma */
  52. #define KS2_NETCP_PDMA_CTRL_BASE 0x04010000
  53. #define KS2_NETCP_PDMA_TX_BASE 0x04011000
  54. #define KS2_NETCP_PDMA_TX_CH_NUM 21
  55. #define KS2_NETCP_PDMA_RX_BASE 0x04012000
  56. #define KS2_NETCP_PDMA_RX_CH_NUM 32
  57. #define KS2_NETCP_PDMA_SCHED_BASE 0x04010100
  58. #define KS2_NETCP_PDMA_RX_FLOW_BASE 0x04013000
  59. #define KS2_NETCP_PDMA_RX_FLOW_NUM 32
  60. #define KS2_NETCP_PDMA_TX_SND_QUEUE 5
  61. /* NETCP */
  62. #define KS2_NETCP_BASE 0x04000000
  63. #define K2G_GPIO0_BASE 0X02603000
  64. #define K2G_GPIO1_BASE 0X0260a000
  65. #define K2G_GPIO1_BANK2_BASE K2G_GPIO1_BASE + 0x38
  66. #define K2G_GPIO_DIR_OFFSET 0x0
  67. #define K2G_GPIO_SETDATA_OFFSET 0x8
  68. /* BOOTCFG RESETMUX8 */
  69. #define KS2_RSTMUX8 (KS2_DEVICE_STATE_CTRL_BASE + 0x328)
  70. /* RESETMUX register definitions */
  71. #define RSTMUX_LOCK8_SHIFT 0x0
  72. #define RSTMUX_LOCK8_MASK (0x1 << 0)
  73. #define RSTMUX_OMODE8_SHIFT 0x1
  74. #define RSTMUX_OMODE8_MASK (0x7 << 1)
  75. #define RSTMUX_OMODE8_DEV_RESET 0x2
  76. #define RSTMUX_OMODE8_INT 0x3
  77. #define RSTMUX_OMODE8_INT_AND_DEV_RESET 0x4
  78. /* DEVSTAT register definition */
  79. #define KS2_DEVSTAT_REFCLK_SHIFT 7
  80. #define KS2_DEVSTAT_REFCLK_MASK (0x7 << 7)
  81. /* GPMC */
  82. #define KS2_GPMC_BASE 0x21818000
  83. /* SYSCLK indexes */
  84. #define SYSCLK_19MHz 0
  85. #define SYSCLK_24MHz 1
  86. #define SYSCLK_25MHz 2
  87. #define SYSCLK_26MHz 3
  88. #define MAX_SYSCLK 4
  89. #ifndef __ASSEMBLY__
  90. static inline u8 get_sysclk_index(void)
  91. {
  92. u32 dev_stat = __raw_readl(KS2_DEVSTAT);
  93. return (dev_stat & KS2_DEVSTAT_REFCLK_MASK) >> KS2_DEVSTAT_REFCLK_SHIFT;
  94. }
  95. #endif
  96. #endif /* __ASM_ARCH_HARDWARE_K2G_H */