clock_init_exynos4.c 3.0 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394
  1. /*
  2. * Clock Initialization for board based on EXYNOS4210
  3. *
  4. * Copyright (C) 2013 Samsung Electronics
  5. * Rajeshwari Shinde <rajeshwari.s@samsung.com>
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. #include <common.h>
  26. #include <config.h>
  27. #include <asm/io.h>
  28. #include <asm/arch/cpu.h>
  29. #include <asm/arch/clk.h>
  30. #include <asm/arch/clock.h>
  31. #include "common_setup.h"
  32. #include "exynos4_setup.h"
  33. /*
  34. * system_clock_init: Initialize core clock and bus clock.
  35. * void system_clock_init(void)
  36. */
  37. void system_clock_init(void)
  38. {
  39. struct exynos4_clock *clk =
  40. (struct exynos4_clock *)samsung_get_base_clock();
  41. writel(CLK_SRC_CPU_VAL, &clk->src_cpu);
  42. sdelay(0x10000);
  43. writel(CLK_SRC_TOP0_VAL, &clk->src_top0);
  44. writel(CLK_SRC_TOP1_VAL, &clk->src_top1);
  45. writel(CLK_SRC_DMC_VAL, &clk->src_dmc);
  46. writel(CLK_SRC_LEFTBUS_VAL, &clk->src_leftbus);
  47. writel(CLK_SRC_RIGHTBUS_VAL, &clk->src_rightbus);
  48. writel(CLK_SRC_FSYS_VAL, &clk->src_fsys);
  49. writel(CLK_SRC_PERIL0_VAL, &clk->src_peril0);
  50. writel(CLK_SRC_CAM_VAL, &clk->src_cam);
  51. writel(CLK_SRC_MFC_VAL, &clk->src_mfc);
  52. writel(CLK_SRC_G3D_VAL, &clk->src_g3d);
  53. writel(CLK_SRC_LCD0_VAL, &clk->src_lcd0);
  54. sdelay(0x10000);
  55. writel(CLK_DIV_CPU0_VAL, &clk->div_cpu0);
  56. writel(CLK_DIV_CPU1_VAL, &clk->div_cpu1);
  57. writel(CLK_DIV_DMC0_VAL, &clk->div_dmc0);
  58. writel(CLK_DIV_DMC1_VAL, &clk->div_dmc1);
  59. writel(CLK_DIV_LEFTBUS_VAL, &clk->div_leftbus);
  60. writel(CLK_DIV_RIGHTBUS_VAL, &clk->div_rightbus);
  61. writel(CLK_DIV_TOP_VAL, &clk->div_top);
  62. writel(CLK_DIV_FSYS1_VAL, &clk->div_fsys1);
  63. writel(CLK_DIV_FSYS2_VAL, &clk->div_fsys2);
  64. writel(CLK_DIV_FSYS3_VAL, &clk->div_fsys3);
  65. writel(CLK_DIV_PERIL0_VAL, &clk->div_peril0);
  66. writel(CLK_DIV_CAM_VAL, &clk->div_cam);
  67. writel(CLK_DIV_MFC_VAL, &clk->div_mfc);
  68. writel(CLK_DIV_G3D_VAL, &clk->div_g3d);
  69. writel(CLK_DIV_LCD0_VAL, &clk->div_lcd0);
  70. /* Set PLL locktime */
  71. writel(PLL_LOCKTIME, &clk->apll_lock);
  72. writel(PLL_LOCKTIME, &clk->mpll_lock);
  73. writel(PLL_LOCKTIME, &clk->epll_lock);
  74. writel(PLL_LOCKTIME, &clk->vpll_lock);
  75. writel(APLL_CON1_VAL, &clk->apll_con1);
  76. writel(APLL_CON0_VAL, &clk->apll_con0);
  77. writel(MPLL_CON1_VAL, &clk->mpll_con1);
  78. writel(MPLL_CON0_VAL, &clk->mpll_con0);
  79. writel(EPLL_CON1_VAL, &clk->epll_con1);
  80. writel(EPLL_CON0_VAL, &clk->epll_con0);
  81. writel(VPLL_CON1_VAL, &clk->vpll_con1);
  82. writel(VPLL_CON0_VAL, &clk->vpll_con0);
  83. sdelay(0x30000);
  84. }