vectors.S 5.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270
  1. /*
  2. * vectors - Generic ARM exception table code
  3. *
  4. * Copyright (c) 1998 Dan Malek <dmalek@jlc.net>
  5. * Copyright (c) 1999 Magnus Damm <kieraypc01.p.y.kie.era.ericsson.se>
  6. * Copyright (c) 2000 Wolfgang Denk <wd@denx.de>
  7. * Copyright (c) 2001 Alex Züpke <azu@sysgo.de>
  8. * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
  9. * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
  10. * Copyright (c) 2002 Gary Jennejohn <garyj@denx.de>
  11. * Copyright (c) 2002 Kyle Harris <kharris@nexus-tech.net>
  12. *
  13. * SPDX-License-Identifier: GPL-2.0+
  14. */
  15. #include <config.h>
  16. /*
  17. *************************************************************************
  18. *
  19. * Symbol _start is referenced elsewhere, so make it global
  20. *
  21. *************************************************************************
  22. */
  23. .globl _start
  24. /*
  25. *************************************************************************
  26. *
  27. * Vectors have their own section so linker script can map them easily
  28. *
  29. *************************************************************************
  30. */
  31. .section ".vectors", "ax"
  32. /*
  33. *************************************************************************
  34. *
  35. * Exception vectors as described in ARM reference manuals
  36. *
  37. * Uses indirect branch to allow reaching handlers anywhere in memory.
  38. *
  39. *************************************************************************
  40. */
  41. _start:
  42. #ifdef CONFIG_SYS_DV_NOR_BOOT_CFG
  43. .word CONFIG_SYS_DV_NOR_BOOT_CFG
  44. #endif
  45. b reset
  46. ldr pc, _undefined_instruction
  47. ldr pc, _software_interrupt
  48. ldr pc, _prefetch_abort
  49. ldr pc, _data_abort
  50. ldr pc, _not_used
  51. ldr pc, _irq
  52. ldr pc, _fiq
  53. #ifdef CONFIG_ENABLE_ARM_SOC_BOOT0_HOOK
  54. /*
  55. * Various SoCs need something special and SoC-specific up front in
  56. * order to boot, allow them to set that in their boot0.h file and then
  57. * use it here.
  58. */
  59. #include <asm/arch/boot0.h>
  60. #endif
  61. /*
  62. *************************************************************************
  63. *
  64. * Indirect vectors table
  65. *
  66. * Symbols referenced here must be defined somewhere else
  67. *
  68. *************************************************************************
  69. */
  70. .globl _undefined_instruction
  71. .globl _software_interrupt
  72. .globl _prefetch_abort
  73. .globl _data_abort
  74. .globl _not_used
  75. .globl _irq
  76. .globl _fiq
  77. _undefined_instruction: .word undefined_instruction
  78. _software_interrupt: .word software_interrupt
  79. _prefetch_abort: .word prefetch_abort
  80. _data_abort: .word data_abort
  81. _not_used: .word not_used
  82. _irq: .word irq
  83. _fiq: .word fiq
  84. .balignl 16,0xdeadbeef
  85. /*
  86. *************************************************************************
  87. *
  88. * Interrupt handling
  89. *
  90. *************************************************************************
  91. */
  92. /* SPL interrupt handling: just hang */
  93. #ifdef CONFIG_SPL_BUILD
  94. .align 5
  95. undefined_instruction:
  96. software_interrupt:
  97. prefetch_abort:
  98. data_abort:
  99. not_used:
  100. irq:
  101. fiq:
  102. 1:
  103. bl 1b /* hang and never return */
  104. #else /* !CONFIG_SPL_BUILD */
  105. /* IRQ stack memory (calculated at run-time) + 8 bytes */
  106. .globl IRQ_STACK_START_IN
  107. IRQ_STACK_START_IN:
  108. #ifdef IRAM_BASE_ADDR
  109. .word IRAM_BASE_ADDR + 0x20
  110. #else
  111. .word 0x0badc0de
  112. #endif
  113. @
  114. @ IRQ stack frame.
  115. @
  116. #define S_FRAME_SIZE 72
  117. #define S_OLD_R0 68
  118. #define S_PSR 64
  119. #define S_PC 60
  120. #define S_LR 56
  121. #define S_SP 52
  122. #define S_IP 48
  123. #define S_FP 44
  124. #define S_R10 40
  125. #define S_R9 36
  126. #define S_R8 32
  127. #define S_R7 28
  128. #define S_R6 24
  129. #define S_R5 20
  130. #define S_R4 16
  131. #define S_R3 12
  132. #define S_R2 8
  133. #define S_R1 4
  134. #define S_R0 0
  135. #define MODE_SVC 0x13
  136. #define I_BIT 0x80
  137. /*
  138. * use bad_save_user_regs for abort/prefetch/undef/swi ...
  139. * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
  140. */
  141. .macro bad_save_user_regs
  142. @ carve out a frame on current user stack
  143. sub sp, sp, #S_FRAME_SIZE
  144. stmia sp, {r0 - r12} @ Save user registers (now in svc mode) r0-r12
  145. ldr r2, IRQ_STACK_START_IN
  146. @ get values for "aborted" pc and cpsr (into parm regs)
  147. ldmia r2, {r2 - r3}
  148. add r0, sp, #S_FRAME_SIZE @ grab pointer to old stack
  149. add r5, sp, #S_SP
  150. mov r1, lr
  151. stmia r5, {r0 - r3} @ save sp_SVC, lr_SVC, pc, cpsr
  152. mov r0, sp @ save current stack into r0 (param register)
  153. .endm
  154. .macro irq_save_user_regs
  155. sub sp, sp, #S_FRAME_SIZE
  156. stmia sp, {r0 - r12} @ Calling r0-r12
  157. @ !!!! R8 NEEDS to be saved !!!! a reserved stack spot would be good.
  158. add r8, sp, #S_PC
  159. stmdb r8, {sp, lr}^ @ Calling SP, LR
  160. str lr, [r8, #0] @ Save calling PC
  161. mrs r6, spsr
  162. str r6, [r8, #4] @ Save CPSR
  163. str r0, [r8, #8] @ Save OLD_R0
  164. mov r0, sp
  165. .endm
  166. .macro irq_restore_user_regs
  167. ldmia sp, {r0 - lr}^ @ Calling r0 - lr
  168. mov r0, r0
  169. ldr lr, [sp, #S_PC] @ Get PC
  170. add sp, sp, #S_FRAME_SIZE
  171. subs pc, lr, #4 @ return & move spsr_svc into cpsr
  172. .endm
  173. .macro get_bad_stack
  174. ldr r13, IRQ_STACK_START_IN @ setup our mode stack
  175. str lr, [r13] @ save caller lr in position 0 of saved stack
  176. mrs lr, spsr @ get the spsr
  177. str lr, [r13, #4] @ save spsr in position 1 of saved stack
  178. mov r13, #MODE_SVC @ prepare SVC-Mode
  179. @ msr spsr_c, r13
  180. msr spsr, r13 @ switch modes, make sure moves will execute
  181. mov lr, pc @ capture return pc
  182. movs pc, lr @ jump to next instruction & switch modes.
  183. .endm
  184. .macro get_irq_stack @ setup IRQ stack
  185. ldr sp, IRQ_STACK_START
  186. .endm
  187. .macro get_fiq_stack @ setup FIQ stack
  188. ldr sp, FIQ_STACK_START
  189. .endm
  190. /*
  191. * exception handlers
  192. */
  193. .align 5
  194. undefined_instruction:
  195. get_bad_stack
  196. bad_save_user_regs
  197. bl do_undefined_instruction
  198. .align 5
  199. software_interrupt:
  200. get_bad_stack
  201. bad_save_user_regs
  202. bl do_software_interrupt
  203. .align 5
  204. prefetch_abort:
  205. get_bad_stack
  206. bad_save_user_regs
  207. bl do_prefetch_abort
  208. .align 5
  209. data_abort:
  210. get_bad_stack
  211. bad_save_user_regs
  212. bl do_data_abort
  213. .align 5
  214. not_used:
  215. get_bad_stack
  216. bad_save_user_regs
  217. bl do_not_used
  218. .align 5
  219. irq:
  220. get_bad_stack
  221. bad_save_user_regs
  222. bl do_irq
  223. .align 5
  224. fiq:
  225. get_bad_stack
  226. bad_save_user_regs
  227. bl do_fiq
  228. #endif /* CONFIG_SPL_BUILD */