ddr_defs.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368
  1. /*
  2. * ddr_defs.h
  3. *
  4. * ddr specific header
  5. *
  6. * Copyright (C) 2011, Texas Instruments, Incorporated - http://www.ti.com/
  7. *
  8. * SPDX-License-Identifier: GPL-2.0+
  9. */
  10. #ifndef _DDR_DEFS_H
  11. #define _DDR_DEFS_H
  12. #include <asm/arch/hardware.h>
  13. #include <asm/emif.h>
  14. /* AM335X EMIF Register values */
  15. #define VTP_CTRL_READY (0x1 << 5)
  16. #define VTP_CTRL_ENABLE (0x1 << 6)
  17. #define VTP_CTRL_START_EN (0x1)
  18. #ifdef CONFIG_AM43XX
  19. #define DDR_CKE_CTRL_NORMAL 0x3
  20. #else
  21. #define DDR_CKE_CTRL_NORMAL 0x1
  22. #endif
  23. #define PHY_EN_DYN_PWRDN (0x1 << 20)
  24. /* Micron MT47H128M16RT-25E */
  25. #define MT47H128M16RT25E_EMIF_READ_LATENCY 0x100005
  26. #define MT47H128M16RT25E_EMIF_TIM1 0x0666B3C9
  27. #define MT47H128M16RT25E_EMIF_TIM2 0x243631CA
  28. #define MT47H128M16RT25E_EMIF_TIM3 0x0000033F
  29. #define MT47H128M16RT25E_EMIF_SDCFG 0x41805332
  30. #define MT47H128M16RT25E_EMIF_SDREF 0x0000081a
  31. #define MT47H128M16RT25E_RATIO 0x80
  32. #define MT47H128M16RT25E_RD_DQS 0x12
  33. #define MT47H128M16RT25E_PHY_WR_DATA 0x40
  34. #define MT47H128M16RT25E_PHY_FIFO_WE 0x80
  35. #define MT47H128M16RT25E_IOCTRL_VALUE 0x18B
  36. /* Micron MT41J128M16JT-125 */
  37. #define MT41J128MJT125_EMIF_READ_LATENCY 0x100006
  38. #define MT41J128MJT125_EMIF_TIM1 0x0888A39B
  39. #define MT41J128MJT125_EMIF_TIM2 0x26337FDA
  40. #define MT41J128MJT125_EMIF_TIM3 0x501F830F
  41. #define MT41J128MJT125_EMIF_SDCFG 0x61C04AB2
  42. #define MT41J128MJT125_EMIF_SDREF 0x0000093B
  43. #define MT41J128MJT125_ZQ_CFG 0x50074BE4
  44. #define MT41J128MJT125_RATIO 0x40
  45. #define MT41J128MJT125_INVERT_CLKOUT 0x1
  46. #define MT41J128MJT125_RD_DQS 0x3B
  47. #define MT41J128MJT125_WR_DQS 0x85
  48. #define MT41J128MJT125_PHY_WR_DATA 0xC1
  49. #define MT41J128MJT125_PHY_FIFO_WE 0x100
  50. #define MT41J128MJT125_IOCTRL_VALUE 0x18B
  51. /* Micron MT41J128M16JT-125 at 400MHz*/
  52. #define MT41J128MJT125_EMIF_READ_LATENCY_400MHz 0x100007
  53. #define MT41J128MJT125_EMIF_TIM1_400MHz 0x0AAAD4DB
  54. #define MT41J128MJT125_EMIF_TIM2_400MHz 0x26437FDA
  55. #define MT41J128MJT125_EMIF_TIM3_400MHz 0x501F83FF
  56. #define MT41J128MJT125_EMIF_SDCFG_400MHz 0x61C052B2
  57. #define MT41J128MJT125_EMIF_SDREF_400MHz 0x00000C30
  58. #define MT41J128MJT125_ZQ_CFG_400MHz 0x50074BE4
  59. #define MT41J128MJT125_RATIO_400MHz 0x80
  60. #define MT41J128MJT125_INVERT_CLKOUT_400MHz 0x0
  61. #define MT41J128MJT125_RD_DQS_400MHz 0x3A
  62. #define MT41J128MJT125_WR_DQS_400MHz 0x3B
  63. #define MT41J128MJT125_PHY_WR_DATA_400MHz 0x76
  64. #define MT41J128MJT125_PHY_FIFO_WE_400MHz 0x96
  65. /* Micron MT41K128M16JT-187E */
  66. #define MT41K128MJT187E_EMIF_READ_LATENCY 0x06
  67. #define MT41K128MJT187E_EMIF_TIM1 0x0888B3DB
  68. #define MT41K128MJT187E_EMIF_TIM2 0x36337FDA
  69. #define MT41K128MJT187E_EMIF_TIM3 0x501F830F
  70. #define MT41K128MJT187E_EMIF_SDCFG 0x61C04AB2
  71. #define MT41K128MJT187E_EMIF_SDREF 0x0000093B
  72. #define MT41K128MJT187E_ZQ_CFG 0x50074BE4
  73. #define MT41K128MJT187E_RATIO 0x40
  74. #define MT41K128MJT187E_INVERT_CLKOUT 0x1
  75. #define MT41K128MJT187E_RD_DQS 0x3B
  76. #define MT41K128MJT187E_WR_DQS 0x85
  77. #define MT41K128MJT187E_PHY_WR_DATA 0xC1
  78. #define MT41K128MJT187E_PHY_FIFO_WE 0x100
  79. #define MT41K128MJT187E_IOCTRL_VALUE 0x18B
  80. /* Micron MT41J64M16JT-125 */
  81. #define MT41J64MJT125_EMIF_SDCFG 0x61C04A32
  82. /* Micron MT41J256M16JT-125 */
  83. #define MT41J256MJT125_EMIF_SDCFG 0x61C04B32
  84. /* Micron MT41J256M8HX-15E */
  85. #define MT41J256M8HX15E_EMIF_READ_LATENCY 0x100006
  86. #define MT41J256M8HX15E_EMIF_TIM1 0x0888A39B
  87. #define MT41J256M8HX15E_EMIF_TIM2 0x26337FDA
  88. #define MT41J256M8HX15E_EMIF_TIM3 0x501F830F
  89. #define MT41J256M8HX15E_EMIF_SDCFG 0x61C04B32
  90. #define MT41J256M8HX15E_EMIF_SDREF 0x0000093B
  91. #define MT41J256M8HX15E_ZQ_CFG 0x50074BE4
  92. #define MT41J256M8HX15E_RATIO 0x40
  93. #define MT41J256M8HX15E_INVERT_CLKOUT 0x1
  94. #define MT41J256M8HX15E_RD_DQS 0x3B
  95. #define MT41J256M8HX15E_WR_DQS 0x85
  96. #define MT41J256M8HX15E_PHY_WR_DATA 0xC1
  97. #define MT41J256M8HX15E_PHY_FIFO_WE 0x100
  98. #define MT41J256M8HX15E_IOCTRL_VALUE 0x18B
  99. /* Micron MT41K256M16HA-125E */
  100. #define MT41K256M16HA125E_EMIF_READ_LATENCY 0x100007
  101. #define MT41K256M16HA125E_EMIF_TIM1 0x0AAAD4DB
  102. #define MT41K256M16HA125E_EMIF_TIM2 0x266B7FDA
  103. #define MT41K256M16HA125E_EMIF_TIM3 0x501F867F
  104. #define MT41K256M16HA125E_EMIF_SDCFG 0x61C05332
  105. #define MT41K256M16HA125E_EMIF_SDREF 0xC30
  106. #define MT41K256M16HA125E_ZQ_CFG 0x50074BE4
  107. #define MT41K256M16HA125E_RATIO 0x80
  108. #define MT41K256M16HA125E_INVERT_CLKOUT 0x0
  109. #define MT41K256M16HA125E_RD_DQS 0x38
  110. #define MT41K256M16HA125E_WR_DQS 0x44
  111. #define MT41K256M16HA125E_PHY_WR_DATA 0x7D
  112. #define MT41K256M16HA125E_PHY_FIFO_WE 0x94
  113. #define MT41K256M16HA125E_IOCTRL_VALUE 0x18B
  114. /* Micron MT41J512M8RH-125 on EVM v1.5 */
  115. #define MT41J512M8RH125_EMIF_READ_LATENCY 0x100006
  116. #define MT41J512M8RH125_EMIF_TIM1 0x0888A39B
  117. #define MT41J512M8RH125_EMIF_TIM2 0x26517FDA
  118. #define MT41J512M8RH125_EMIF_TIM3 0x501F84EF
  119. #define MT41J512M8RH125_EMIF_SDCFG 0x61C04BB2
  120. #define MT41J512M8RH125_EMIF_SDREF 0x0000093B
  121. #define MT41J512M8RH125_ZQ_CFG 0x50074BE4
  122. #define MT41J512M8RH125_RATIO 0x80
  123. #define MT41J512M8RH125_INVERT_CLKOUT 0x0
  124. #define MT41J512M8RH125_RD_DQS 0x3B
  125. #define MT41J512M8RH125_WR_DQS 0x3C
  126. #define MT41J512M8RH125_PHY_FIFO_WE 0xA5
  127. #define MT41J512M8RH125_PHY_WR_DATA 0x74
  128. #define MT41J512M8RH125_IOCTRL_VALUE 0x18B
  129. /* Samsung K4B2G1646E-BIH9 */
  130. #define K4B2G1646EBIH9_EMIF_READ_LATENCY 0x100007
  131. #define K4B2G1646EBIH9_EMIF_TIM1 0x0AAAE51B
  132. #define K4B2G1646EBIH9_EMIF_TIM2 0x2A1D7FDA
  133. #define K4B2G1646EBIH9_EMIF_TIM3 0x501F83FF
  134. #define K4B2G1646EBIH9_EMIF_SDCFG 0x61C052B2
  135. #define K4B2G1646EBIH9_EMIF_SDREF 0x00000C30
  136. #define K4B2G1646EBIH9_ZQ_CFG 0x50074BE4
  137. #define K4B2G1646EBIH9_RATIO 0x80
  138. #define K4B2G1646EBIH9_INVERT_CLKOUT 0x0
  139. #define K4B2G1646EBIH9_RD_DQS 0x35
  140. #define K4B2G1646EBIH9_WR_DQS 0x3A
  141. #define K4B2G1646EBIH9_PHY_FIFO_WE 0x97
  142. #define K4B2G1646EBIH9_PHY_WR_DATA 0x76
  143. #define K4B2G1646EBIH9_IOCTRL_VALUE 0x18B
  144. #define LPDDR2_ADDRCTRL_IOCTRL_VALUE 0x294
  145. #define LPDDR2_ADDRCTRL_WD0_IOCTRL_VALUE 0x00000000
  146. #define LPDDR2_ADDRCTRL_WD1_IOCTRL_VALUE 0x00000000
  147. #define LPDDR2_DATA0_IOCTRL_VALUE 0x20000294
  148. #define LPDDR2_DATA1_IOCTRL_VALUE 0x20000294
  149. #define LPDDR2_DATA2_IOCTRL_VALUE 0x20000294
  150. #define LPDDR2_DATA3_IOCTRL_VALUE 0x20000294
  151. #define DDR3_ADDRCTRL_WD0_IOCTRL_VALUE 0x00000000
  152. #define DDR3_ADDRCTRL_WD1_IOCTRL_VALUE 0x00000000
  153. #define DDR3_ADDRCTRL_IOCTRL_VALUE 0x84
  154. #define DDR3_DATA0_IOCTRL_VALUE 0x84
  155. #define DDR3_DATA1_IOCTRL_VALUE 0x84
  156. #define DDR3_DATA2_IOCTRL_VALUE 0x84
  157. #define DDR3_DATA3_IOCTRL_VALUE 0x84
  158. /**
  159. * Configure DMM
  160. */
  161. void config_dmm(const struct dmm_lisa_map_regs *regs);
  162. /**
  163. * Configure SDRAM
  164. */
  165. void config_sdram(const struct emif_regs *regs, int nr);
  166. void config_sdram_emif4d5(const struct emif_regs *regs, int nr);
  167. /**
  168. * Set SDRAM timings
  169. */
  170. void set_sdram_timings(const struct emif_regs *regs, int nr);
  171. /**
  172. * Configure DDR PHY
  173. */
  174. void config_ddr_phy(const struct emif_regs *regs, int nr);
  175. struct ddr_cmd_regs {
  176. unsigned int resv0[7];
  177. unsigned int cm0csratio; /* offset 0x01C */
  178. unsigned int resv1[3];
  179. unsigned int cm0iclkout; /* offset 0x02C */
  180. unsigned int resv2[8];
  181. unsigned int cm1csratio; /* offset 0x050 */
  182. unsigned int resv3[3];
  183. unsigned int cm1iclkout; /* offset 0x060 */
  184. unsigned int resv4[8];
  185. unsigned int cm2csratio; /* offset 0x084 */
  186. unsigned int resv5[3];
  187. unsigned int cm2iclkout; /* offset 0x094 */
  188. unsigned int resv6[3];
  189. };
  190. struct ddr_data_regs {
  191. unsigned int dt0rdsratio0; /* offset 0x0C8 */
  192. unsigned int resv1[4];
  193. unsigned int dt0wdsratio0; /* offset 0x0DC */
  194. unsigned int resv2[4];
  195. unsigned int dt0wiratio0; /* offset 0x0F0 */
  196. unsigned int resv3;
  197. unsigned int dt0wimode0; /* offset 0x0F8 */
  198. unsigned int dt0giratio0; /* offset 0x0FC */
  199. unsigned int resv4;
  200. unsigned int dt0gimode0; /* offset 0x104 */
  201. unsigned int dt0fwsratio0; /* offset 0x108 */
  202. unsigned int resv5[4];
  203. unsigned int dt0dqoffset; /* offset 0x11C */
  204. unsigned int dt0wrsratio0; /* offset 0x120 */
  205. unsigned int resv6[4];
  206. unsigned int dt0rdelays0; /* offset 0x134 */
  207. unsigned int dt0dldiff0; /* offset 0x138 */
  208. unsigned int resv7[12];
  209. };
  210. /**
  211. * This structure represents the DDR registers on AM33XX devices.
  212. * We make use of DDR_PHY_BASE_ADDR2 to address the DATA1 registers that
  213. * correspond to DATA1 registers defined here.
  214. */
  215. struct ddr_regs {
  216. unsigned int resv0[3];
  217. unsigned int cm0config; /* offset 0x00C */
  218. unsigned int cm0configclk; /* offset 0x010 */
  219. unsigned int resv1[2];
  220. unsigned int cm0csratio; /* offset 0x01C */
  221. unsigned int resv2[3];
  222. unsigned int cm0iclkout; /* offset 0x02C */
  223. unsigned int resv3[4];
  224. unsigned int cm1config; /* offset 0x040 */
  225. unsigned int cm1configclk; /* offset 0x044 */
  226. unsigned int resv4[2];
  227. unsigned int cm1csratio; /* offset 0x050 */
  228. unsigned int resv5[3];
  229. unsigned int cm1iclkout; /* offset 0x060 */
  230. unsigned int resv6[4];
  231. unsigned int cm2config; /* offset 0x074 */
  232. unsigned int cm2configclk; /* offset 0x078 */
  233. unsigned int resv7[2];
  234. unsigned int cm2csratio; /* offset 0x084 */
  235. unsigned int resv8[3];
  236. unsigned int cm2iclkout; /* offset 0x094 */
  237. unsigned int resv9[12];
  238. unsigned int dt0rdsratio0; /* offset 0x0C8 */
  239. unsigned int resv10[4];
  240. unsigned int dt0wdsratio0; /* offset 0x0DC */
  241. unsigned int resv11[4];
  242. unsigned int dt0wiratio0; /* offset 0x0F0 */
  243. unsigned int resv12;
  244. unsigned int dt0wimode0; /* offset 0x0F8 */
  245. unsigned int dt0giratio0; /* offset 0x0FC */
  246. unsigned int resv13;
  247. unsigned int dt0gimode0; /* offset 0x104 */
  248. unsigned int dt0fwsratio0; /* offset 0x108 */
  249. unsigned int resv14[4];
  250. unsigned int dt0dqoffset; /* offset 0x11C */
  251. unsigned int dt0wrsratio0; /* offset 0x120 */
  252. unsigned int resv15[4];
  253. unsigned int dt0rdelays0; /* offset 0x134 */
  254. unsigned int dt0dldiff0; /* offset 0x138 */
  255. };
  256. /**
  257. * Encapsulates DDR CMD control registers.
  258. */
  259. struct cmd_control {
  260. unsigned long cmd0csratio;
  261. unsigned long cmd0csforce;
  262. unsigned long cmd0csdelay;
  263. unsigned long cmd0iclkout;
  264. unsigned long cmd1csratio;
  265. unsigned long cmd1csforce;
  266. unsigned long cmd1csdelay;
  267. unsigned long cmd1iclkout;
  268. unsigned long cmd2csratio;
  269. unsigned long cmd2csforce;
  270. unsigned long cmd2csdelay;
  271. unsigned long cmd2iclkout;
  272. };
  273. /**
  274. * Encapsulates DDR DATA registers.
  275. */
  276. struct ddr_data {
  277. unsigned long datardsratio0;
  278. unsigned long datawdsratio0;
  279. unsigned long datawiratio0;
  280. unsigned long datagiratio0;
  281. unsigned long datafwsratio0;
  282. unsigned long datawrsratio0;
  283. };
  284. /**
  285. * Configure DDR CMD control registers
  286. */
  287. void config_cmd_ctrl(const struct cmd_control *cmd, int nr);
  288. /**
  289. * Configure DDR DATA registers
  290. */
  291. void config_ddr_data(const struct ddr_data *data, int nr);
  292. /**
  293. * This structure represents the DDR io control on AM33XX devices.
  294. */
  295. struct ddr_cmdtctrl {
  296. unsigned int cm0ioctl;
  297. unsigned int cm1ioctl;
  298. unsigned int cm2ioctl;
  299. unsigned int resv2[12];
  300. unsigned int dt0ioctl;
  301. unsigned int dt1ioctl;
  302. unsigned int dt2ioctrl;
  303. unsigned int dt3ioctrl;
  304. unsigned int resv3[4];
  305. unsigned int emif_sdram_config_ext;
  306. };
  307. struct ctrl_ioregs {
  308. unsigned int cm0ioctl;
  309. unsigned int cm1ioctl;
  310. unsigned int cm2ioctl;
  311. unsigned int dt0ioctl;
  312. unsigned int dt1ioctl;
  313. unsigned int dt2ioctrl;
  314. unsigned int dt3ioctrl;
  315. unsigned int emif_sdram_config_ext;
  316. };
  317. /**
  318. * Configure DDR io control registers
  319. */
  320. void config_io_ctrl(const struct ctrl_ioregs *ioregs);
  321. struct ddr_ctrl {
  322. unsigned int ddrioctrl;
  323. unsigned int resv1[325];
  324. unsigned int ddrckectrl;
  325. };
  326. #ifdef CONFIG_TI816X
  327. void config_ddr(const struct ddr_data *data, const struct cmd_control *ctrl,
  328. const struct emif_regs *regs,
  329. const struct dmm_lisa_map_regs *lisa_regs, int nrs);
  330. #else
  331. void config_ddr(unsigned int pll, const struct ctrl_ioregs *ioregs,
  332. const struct ddr_data *data, const struct cmd_control *ctrl,
  333. const struct emif_regs *regs, int nr);
  334. #endif
  335. void emif_get_ext_phy_ctrl_const_regs(const u32 **regs, u32 *size);
  336. #endif /* _DDR_DEFS_H */