cm_fx6.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662
  1. /*
  2. * Board functions for Compulab CM-FX6 board
  3. *
  4. * Copyright (C) 2014, Compulab Ltd - http://compulab.co.il/
  5. *
  6. * Author: Nikita Kiryanov <nikita@compulab.co.il>
  7. *
  8. * SPDX-License-Identifier: GPL-2.0+
  9. */
  10. #include <common.h>
  11. #include <dm.h>
  12. #include <fsl_esdhc.h>
  13. #include <miiphy.h>
  14. #include <netdev.h>
  15. #include <fdt_support.h>
  16. #include <sata.h>
  17. #include <asm/arch/crm_regs.h>
  18. #include <asm/arch/sys_proto.h>
  19. #include <asm/arch/iomux.h>
  20. #include <asm/arch/mxc_hdmi.h>
  21. #include <asm/imx-common/mxc_i2c.h>
  22. #include <asm/imx-common/sata.h>
  23. #include <asm/imx-common/video.h>
  24. #include <asm/io.h>
  25. #include <asm/gpio.h>
  26. #include <dm/platform_data/serial_mxc.h>
  27. #include "common.h"
  28. #include "../common/eeprom.h"
  29. #include "../common/common.h"
  30. DECLARE_GLOBAL_DATA_PTR;
  31. #ifdef CONFIG_SPLASH_SCREEN
  32. static struct splash_location cm_fx6_splash_locations[] = {
  33. {
  34. .name = "sf",
  35. .storage = SPLASH_STORAGE_SF,
  36. .offset = 0x100000,
  37. },
  38. };
  39. int splash_screen_prepare(void)
  40. {
  41. return cl_splash_screen_prepare(cm_fx6_splash_locations,
  42. ARRAY_SIZE(cm_fx6_splash_locations));
  43. }
  44. #endif
  45. #ifdef CONFIG_IMX_HDMI
  46. static void cm_fx6_enable_hdmi(struct display_info_t const *dev)
  47. {
  48. imx_enable_hdmi_phy();
  49. }
  50. struct display_info_t const displays[] = {
  51. {
  52. .bus = -1,
  53. .addr = 0,
  54. .pixfmt = IPU_PIX_FMT_RGB24,
  55. .detect = detect_hdmi,
  56. .enable = cm_fx6_enable_hdmi,
  57. .mode = {
  58. .name = "HDMI",
  59. .refresh = 60,
  60. .xres = 1024,
  61. .yres = 768,
  62. .pixclock = 40385,
  63. .left_margin = 220,
  64. .right_margin = 40,
  65. .upper_margin = 21,
  66. .lower_margin = 7,
  67. .hsync_len = 60,
  68. .vsync_len = 10,
  69. .sync = FB_SYNC_EXT,
  70. .vmode = FB_VMODE_NONINTERLACED,
  71. }
  72. },
  73. };
  74. size_t display_count = ARRAY_SIZE(displays);
  75. static void cm_fx6_setup_display(void)
  76. {
  77. struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
  78. int reg;
  79. enable_ipu_clock();
  80. imx_setup_hdmi();
  81. reg = __raw_readl(&mxc_ccm->CCGR3);
  82. reg |= MXC_CCM_CCGR3_IPU1_IPU_DI0_MASK;
  83. writel(reg, &mxc_ccm->CCGR3);
  84. }
  85. #else
  86. static inline void cm_fx6_setup_display(void) {}
  87. #endif /* CONFIG_VIDEO_IPUV3 */
  88. #ifdef CONFIG_DWC_AHSATA
  89. static int cm_fx6_issd_gpios[] = {
  90. /* The order of the GPIOs in the array is important! */
  91. CM_FX6_SATA_LDO_EN,
  92. CM_FX6_SATA_PHY_SLP,
  93. CM_FX6_SATA_NRSTDLY,
  94. CM_FX6_SATA_PWREN,
  95. CM_FX6_SATA_NSTANDBY1,
  96. CM_FX6_SATA_NSTANDBY2,
  97. };
  98. static void cm_fx6_sata_power(int on)
  99. {
  100. int i;
  101. if (!on) { /* tell the iSSD that the power will be removed */
  102. gpio_direction_output(CM_FX6_SATA_PWLOSS_INT, 1);
  103. mdelay(10);
  104. }
  105. for (i = 0; i < ARRAY_SIZE(cm_fx6_issd_gpios); i++) {
  106. gpio_direction_output(cm_fx6_issd_gpios[i], on);
  107. udelay(100);
  108. }
  109. if (!on) /* for compatibility lower the power loss interrupt */
  110. gpio_direction_output(CM_FX6_SATA_PWLOSS_INT, 0);
  111. }
  112. static iomux_v3_cfg_t const sata_pads[] = {
  113. /* SATA PWR */
  114. IOMUX_PADS(PAD_ENET_TX_EN__GPIO1_IO28 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  115. IOMUX_PADS(PAD_EIM_A22__GPIO2_IO16 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  116. IOMUX_PADS(PAD_EIM_D20__GPIO3_IO20 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  117. IOMUX_PADS(PAD_EIM_A25__GPIO5_IO02 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  118. /* SATA CTRL */
  119. IOMUX_PADS(PAD_ENET_TXD0__GPIO1_IO30 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  120. IOMUX_PADS(PAD_EIM_D23__GPIO3_IO23 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  121. IOMUX_PADS(PAD_EIM_D29__GPIO3_IO29 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  122. IOMUX_PADS(PAD_EIM_A23__GPIO6_IO06 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  123. IOMUX_PADS(PAD_EIM_BCLK__GPIO6_IO31 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  124. };
  125. static int cm_fx6_setup_issd(void)
  126. {
  127. int ret, i;
  128. SETUP_IOMUX_PADS(sata_pads);
  129. for (i = 0; i < ARRAY_SIZE(cm_fx6_issd_gpios); i++) {
  130. ret = gpio_request(cm_fx6_issd_gpios[i], "sata");
  131. if (ret)
  132. return ret;
  133. }
  134. ret = gpio_request(CM_FX6_SATA_PWLOSS_INT, "sata_pwloss_int");
  135. if (ret)
  136. return ret;
  137. return 0;
  138. }
  139. #define CM_FX6_SATA_INIT_RETRIES 10
  140. int sata_initialize(void)
  141. {
  142. int err, i;
  143. /* Make sure this gpio has logical 0 value */
  144. gpio_direction_output(CM_FX6_SATA_PWLOSS_INT, 0);
  145. udelay(100);
  146. cm_fx6_sata_power(1);
  147. for (i = 0; i < CM_FX6_SATA_INIT_RETRIES; i++) {
  148. err = setup_sata();
  149. if (err) {
  150. printf("SATA setup failed: %d\n", err);
  151. return err;
  152. }
  153. udelay(100);
  154. err = __sata_initialize();
  155. if (!err)
  156. break;
  157. /* There is no device on the SATA port */
  158. if (sata_port_status(0, 0) == 0)
  159. break;
  160. /* There's a device, but link not established. Retry */
  161. }
  162. return err;
  163. }
  164. int sata_stop(void)
  165. {
  166. __sata_stop();
  167. cm_fx6_sata_power(0);
  168. mdelay(250);
  169. return 0;
  170. }
  171. #else
  172. static int cm_fx6_setup_issd(void) { return 0; }
  173. #endif
  174. #ifdef CONFIG_SYS_I2C_MXC
  175. #define I2C_PAD_CTRL (PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
  176. PAD_CTL_DSE_40ohm | PAD_CTL_HYS | \
  177. PAD_CTL_ODE | PAD_CTL_SRE_FAST)
  178. I2C_PADS(i2c0_pads,
  179. PAD_EIM_D21__I2C1_SCL | MUX_PAD_CTRL(I2C_PAD_CTRL),
  180. PAD_EIM_D21__GPIO3_IO21 | MUX_PAD_CTRL(I2C_PAD_CTRL),
  181. IMX_GPIO_NR(3, 21),
  182. PAD_EIM_D28__I2C1_SDA | MUX_PAD_CTRL(I2C_PAD_CTRL),
  183. PAD_EIM_D28__GPIO3_IO28 | MUX_PAD_CTRL(I2C_PAD_CTRL),
  184. IMX_GPIO_NR(3, 28));
  185. I2C_PADS(i2c1_pads,
  186. PAD_KEY_COL3__I2C2_SCL | MUX_PAD_CTRL(I2C_PAD_CTRL),
  187. PAD_KEY_COL3__GPIO4_IO12 | MUX_PAD_CTRL(I2C_PAD_CTRL),
  188. IMX_GPIO_NR(4, 12),
  189. PAD_KEY_ROW3__I2C2_SDA | MUX_PAD_CTRL(I2C_PAD_CTRL),
  190. PAD_KEY_ROW3__GPIO4_IO13 | MUX_PAD_CTRL(I2C_PAD_CTRL),
  191. IMX_GPIO_NR(4, 13));
  192. I2C_PADS(i2c2_pads,
  193. PAD_GPIO_3__I2C3_SCL | MUX_PAD_CTRL(I2C_PAD_CTRL),
  194. PAD_GPIO_3__GPIO1_IO03 | MUX_PAD_CTRL(I2C_PAD_CTRL),
  195. IMX_GPIO_NR(1, 3),
  196. PAD_GPIO_6__I2C3_SDA | MUX_PAD_CTRL(I2C_PAD_CTRL),
  197. PAD_GPIO_6__GPIO1_IO06 | MUX_PAD_CTRL(I2C_PAD_CTRL),
  198. IMX_GPIO_NR(1, 6));
  199. static int cm_fx6_setup_one_i2c(int busnum, struct i2c_pads_info *pads)
  200. {
  201. int ret;
  202. ret = setup_i2c(busnum, CONFIG_SYS_I2C_SPEED, 0x7f, pads);
  203. if (ret)
  204. printf("Warning: I2C%d setup failed: %d\n", busnum, ret);
  205. return ret;
  206. }
  207. static int cm_fx6_setup_i2c(void)
  208. {
  209. int ret = 0, err;
  210. /* i2c<x>_pads are wierd macro variables; we can't use an array */
  211. err = cm_fx6_setup_one_i2c(0, I2C_PADS_INFO(i2c0_pads));
  212. if (err)
  213. ret = err;
  214. err = cm_fx6_setup_one_i2c(1, I2C_PADS_INFO(i2c1_pads));
  215. if (err)
  216. ret = err;
  217. err = cm_fx6_setup_one_i2c(2, I2C_PADS_INFO(i2c2_pads));
  218. if (err)
  219. ret = err;
  220. return ret;
  221. }
  222. #else
  223. static int cm_fx6_setup_i2c(void) { return 0; }
  224. #endif
  225. #ifdef CONFIG_USB_EHCI_MX6
  226. #define WEAK_PULLDOWN (PAD_CTL_PUS_100K_DOWN | \
  227. PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | \
  228. PAD_CTL_HYS | PAD_CTL_SRE_SLOW)
  229. #define MX6_USBNC_BASEADDR 0x2184800
  230. #define USBNC_USB_H1_PWR_POL (1 << 9)
  231. static int cm_fx6_setup_usb_host(void)
  232. {
  233. int err;
  234. err = gpio_request(CM_FX6_USB_HUB_RST, "usb hub rst");
  235. if (err)
  236. return err;
  237. SETUP_IOMUX_PAD(PAD_GPIO_0__USB_H1_PWR | MUX_PAD_CTRL(NO_PAD_CTRL));
  238. SETUP_IOMUX_PAD(PAD_SD3_RST__GPIO7_IO08 | MUX_PAD_CTRL(NO_PAD_CTRL));
  239. return 0;
  240. }
  241. static int cm_fx6_setup_usb_otg(void)
  242. {
  243. int err;
  244. struct iomuxc *iomux = (struct iomuxc *)IOMUXC_BASE_ADDR;
  245. err = gpio_request(SB_FX6_USB_OTG_PWR, "usb-pwr");
  246. if (err) {
  247. printf("USB OTG pwr gpio request failed: %d\n", err);
  248. return err;
  249. }
  250. SETUP_IOMUX_PAD(PAD_EIM_D22__GPIO3_IO22 | MUX_PAD_CTRL(NO_PAD_CTRL));
  251. SETUP_IOMUX_PAD(PAD_ENET_RX_ER__USB_OTG_ID |
  252. MUX_PAD_CTRL(WEAK_PULLDOWN));
  253. clrbits_le32(&iomux->gpr[1], IOMUXC_GPR1_OTG_ID_MASK);
  254. /* disable ext. charger detect, or it'll affect signal quality at dp. */
  255. return gpio_direction_output(SB_FX6_USB_OTG_PWR, 0);
  256. }
  257. int board_ehci_hcd_init(int port)
  258. {
  259. int ret;
  260. u32 *usbnc_usb_uh1_ctrl = (u32 *)(MX6_USBNC_BASEADDR + 4);
  261. /* Only 1 host controller in use. port 0 is OTG & needs no attention */
  262. if (port != 1)
  263. return 0;
  264. /* Set PWR polarity to match power switch's enable polarity */
  265. setbits_le32(usbnc_usb_uh1_ctrl, USBNC_USB_H1_PWR_POL);
  266. ret = gpio_direction_output(CM_FX6_USB_HUB_RST, 0);
  267. if (ret)
  268. return ret;
  269. udelay(10);
  270. ret = gpio_direction_output(CM_FX6_USB_HUB_RST, 1);
  271. if (ret)
  272. return ret;
  273. mdelay(1);
  274. return 0;
  275. }
  276. int board_ehci_power(int port, int on)
  277. {
  278. if (port == 0)
  279. return gpio_direction_output(SB_FX6_USB_OTG_PWR, on);
  280. return 0;
  281. }
  282. #else
  283. static int cm_fx6_setup_usb_otg(void) { return 0; }
  284. static int cm_fx6_setup_usb_host(void) { return 0; }
  285. #endif
  286. #ifdef CONFIG_FEC_MXC
  287. #define ENET_PAD_CTRL (PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
  288. PAD_CTL_DSE_40ohm | PAD_CTL_HYS)
  289. static int mx6_rgmii_rework(struct phy_device *phydev)
  290. {
  291. unsigned short val;
  292. /* Ar8031 phy SmartEEE feature cause link status generates glitch,
  293. * which cause ethernet link down/up issue, so disable SmartEEE
  294. */
  295. phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x3);
  296. phy_write(phydev, MDIO_DEVAD_NONE, 0xe, 0x805d);
  297. phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x4003);
  298. val = phy_read(phydev, MDIO_DEVAD_NONE, 0xe);
  299. val &= ~(0x1 << 8);
  300. phy_write(phydev, MDIO_DEVAD_NONE, 0xe, val);
  301. /* To enable AR8031 ouput a 125MHz clk from CLK_25M */
  302. phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x7);
  303. phy_write(phydev, MDIO_DEVAD_NONE, 0xe, 0x8016);
  304. phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x4007);
  305. val = phy_read(phydev, MDIO_DEVAD_NONE, 0xe);
  306. val &= 0xffe3;
  307. val |= 0x18;
  308. phy_write(phydev, MDIO_DEVAD_NONE, 0xe, val);
  309. /* introduce tx clock delay */
  310. phy_write(phydev, MDIO_DEVAD_NONE, 0x1d, 0x5);
  311. val = phy_read(phydev, MDIO_DEVAD_NONE, 0x1e);
  312. val |= 0x0100;
  313. phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, val);
  314. return 0;
  315. }
  316. int board_phy_config(struct phy_device *phydev)
  317. {
  318. mx6_rgmii_rework(phydev);
  319. if (phydev->drv->config)
  320. return phydev->drv->config(phydev);
  321. return 0;
  322. }
  323. static iomux_v3_cfg_t const enet_pads[] = {
  324. IOMUX_PADS(PAD_ENET_MDIO__ENET_MDIO | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  325. IOMUX_PADS(PAD_ENET_MDC__ENET_MDC | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  326. IOMUX_PADS(PAD_RGMII_TXC__RGMII_TXC | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  327. IOMUX_PADS(PAD_RGMII_TD0__RGMII_TD0 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  328. IOMUX_PADS(PAD_RGMII_TD1__RGMII_TD1 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  329. IOMUX_PADS(PAD_RGMII_TD2__RGMII_TD2 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  330. IOMUX_PADS(PAD_RGMII_TD3__RGMII_TD3 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  331. IOMUX_PADS(PAD_RGMII_RXC__RGMII_RXC | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  332. IOMUX_PADS(PAD_RGMII_RD0__RGMII_RD0 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  333. IOMUX_PADS(PAD_RGMII_RD1__RGMII_RD1 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  334. IOMUX_PADS(PAD_RGMII_RD2__RGMII_RD2 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  335. IOMUX_PADS(PAD_RGMII_RD3__RGMII_RD3 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  336. IOMUX_PADS(PAD_GPIO_0__CCM_CLKO1 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  337. IOMUX_PADS(PAD_GPIO_3__CCM_CLKO2 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  338. IOMUX_PADS(PAD_SD4_DAT0__GPIO2_IO08 | MUX_PAD_CTRL(0x84)),
  339. IOMUX_PADS(PAD_ENET_REF_CLK__ENET_TX_CLK |
  340. MUX_PAD_CTRL(ENET_PAD_CTRL)),
  341. IOMUX_PADS(PAD_RGMII_TX_CTL__RGMII_TX_CTL |
  342. MUX_PAD_CTRL(ENET_PAD_CTRL)),
  343. IOMUX_PADS(PAD_RGMII_RX_CTL__RGMII_RX_CTL |
  344. MUX_PAD_CTRL(ENET_PAD_CTRL)),
  345. };
  346. static int handle_mac_address(char *env_var, uint eeprom_bus)
  347. {
  348. unsigned char enetaddr[6];
  349. int rc;
  350. rc = eth_getenv_enetaddr(env_var, enetaddr);
  351. if (rc)
  352. return 0;
  353. rc = cl_eeprom_read_mac_addr(enetaddr, eeprom_bus);
  354. if (rc)
  355. return rc;
  356. if (!is_valid_ether_addr(enetaddr))
  357. return -1;
  358. return eth_setenv_enetaddr(env_var, enetaddr);
  359. }
  360. #define SB_FX6_I2C_EEPROM_BUS 0
  361. #define NO_MAC_ADDR "No MAC address found for %s\n"
  362. int board_eth_init(bd_t *bis)
  363. {
  364. int err;
  365. if (handle_mac_address("ethaddr", CONFIG_SYS_I2C_EEPROM_BUS))
  366. printf(NO_MAC_ADDR, "primary NIC");
  367. if (handle_mac_address("eth1addr", SB_FX6_I2C_EEPROM_BUS))
  368. printf(NO_MAC_ADDR, "secondary NIC");
  369. SETUP_IOMUX_PADS(enet_pads);
  370. /* phy reset */
  371. err = gpio_request(CM_FX6_ENET_NRST, "enet_nrst");
  372. if (err)
  373. printf("Etnernet NRST gpio request failed: %d\n", err);
  374. gpio_direction_output(CM_FX6_ENET_NRST, 0);
  375. udelay(500);
  376. gpio_set_value(CM_FX6_ENET_NRST, 1);
  377. enable_enet_clk(1);
  378. return cpu_eth_init(bis);
  379. }
  380. #endif
  381. #ifdef CONFIG_NAND_MXS
  382. static iomux_v3_cfg_t const nand_pads[] = {
  383. IOMUX_PADS(PAD_NANDF_CLE__NAND_CLE | MUX_PAD_CTRL(NO_PAD_CTRL)),
  384. IOMUX_PADS(PAD_NANDF_ALE__NAND_ALE | MUX_PAD_CTRL(NO_PAD_CTRL)),
  385. IOMUX_PADS(PAD_NANDF_CS0__NAND_CE0_B | MUX_PAD_CTRL(NO_PAD_CTRL)),
  386. IOMUX_PADS(PAD_NANDF_RB0__NAND_READY_B | MUX_PAD_CTRL(NO_PAD_CTRL)),
  387. IOMUX_PADS(PAD_NANDF_D0__NAND_DATA00 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  388. IOMUX_PADS(PAD_NANDF_D1__NAND_DATA01 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  389. IOMUX_PADS(PAD_NANDF_D2__NAND_DATA02 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  390. IOMUX_PADS(PAD_NANDF_D3__NAND_DATA03 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  391. IOMUX_PADS(PAD_NANDF_D4__NAND_DATA04 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  392. IOMUX_PADS(PAD_NANDF_D5__NAND_DATA05 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  393. IOMUX_PADS(PAD_NANDF_D6__NAND_DATA06 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  394. IOMUX_PADS(PAD_NANDF_D7__NAND_DATA07 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  395. IOMUX_PADS(PAD_SD4_CMD__NAND_RE_B | MUX_PAD_CTRL(NO_PAD_CTRL)),
  396. IOMUX_PADS(PAD_SD4_CLK__NAND_WE_B | MUX_PAD_CTRL(NO_PAD_CTRL)),
  397. };
  398. static void cm_fx6_setup_gpmi_nand(void)
  399. {
  400. SETUP_IOMUX_PADS(nand_pads);
  401. /* Enable clock roots */
  402. enable_usdhc_clk(1, 3);
  403. enable_usdhc_clk(1, 4);
  404. setup_gpmi_io_clk(MXC_CCM_CS2CDR_ENFC_CLK_PODF(0xf) |
  405. MXC_CCM_CS2CDR_ENFC_CLK_PRED(1) |
  406. MXC_CCM_CS2CDR_ENFC_CLK_SEL(0));
  407. }
  408. #else
  409. static void cm_fx6_setup_gpmi_nand(void) {}
  410. #endif
  411. #ifdef CONFIG_FSL_ESDHC
  412. static struct fsl_esdhc_cfg usdhc_cfg[3] = {
  413. {USDHC1_BASE_ADDR},
  414. {USDHC2_BASE_ADDR},
  415. {USDHC3_BASE_ADDR},
  416. };
  417. static enum mxc_clock usdhc_clk[3] = {
  418. MXC_ESDHC_CLK,
  419. MXC_ESDHC2_CLK,
  420. MXC_ESDHC3_CLK,
  421. };
  422. int board_mmc_init(bd_t *bis)
  423. {
  424. int i;
  425. cm_fx6_set_usdhc_iomux();
  426. for (i = 0; i < CONFIG_SYS_FSL_USDHC_NUM; i++) {
  427. usdhc_cfg[i].sdhc_clk = mxc_get_clock(usdhc_clk[i]);
  428. usdhc_cfg[i].max_bus_width = 4;
  429. fsl_esdhc_initialize(bis, &usdhc_cfg[i]);
  430. enable_usdhc_clk(1, i);
  431. }
  432. return 0;
  433. }
  434. #endif
  435. #ifdef CONFIG_MXC_SPI
  436. int cm_fx6_setup_ecspi(void)
  437. {
  438. cm_fx6_set_ecspi_iomux();
  439. return gpio_request(CM_FX6_ECSPI_BUS0_CS0, "ecspi_bus0_cs0");
  440. }
  441. #else
  442. int cm_fx6_setup_ecspi(void) { return 0; }
  443. #endif
  444. #ifdef CONFIG_OF_BOARD_SETUP
  445. int ft_board_setup(void *blob, bd_t *bd)
  446. {
  447. uint8_t enetaddr[6];
  448. /* MAC addr */
  449. if (eth_getenv_enetaddr("ethaddr", enetaddr)) {
  450. fdt_find_and_setprop(blob,
  451. "/soc/aips-bus@02100000/ethernet@02188000",
  452. "local-mac-address", enetaddr, 6, 1);
  453. }
  454. if (eth_getenv_enetaddr("eth1addr", enetaddr)) {
  455. fdt_find_and_setprop(blob, "/eth@pcie", "local-mac-address",
  456. enetaddr, 6, 1);
  457. }
  458. return 0;
  459. }
  460. #endif
  461. int board_init(void)
  462. {
  463. int ret;
  464. gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
  465. cm_fx6_setup_gpmi_nand();
  466. ret = cm_fx6_setup_ecspi();
  467. if (ret)
  468. printf("Warning: ECSPI setup failed: %d\n", ret);
  469. ret = cm_fx6_setup_usb_otg();
  470. if (ret)
  471. printf("Warning: USB OTG setup failed: %d\n", ret);
  472. ret = cm_fx6_setup_usb_host();
  473. if (ret)
  474. printf("Warning: USB host setup failed: %d\n", ret);
  475. /*
  476. * cm-fx6 may have iSSD not assembled and in this case it has
  477. * bypasses for a (m)SATA socket on the baseboard. The socketed
  478. * device is not controlled by those GPIOs. So just print a warning
  479. * if the setup fails.
  480. */
  481. ret = cm_fx6_setup_issd();
  482. if (ret)
  483. printf("Warning: iSSD setup failed: %d\n", ret);
  484. /* Warn on failure but do not abort boot */
  485. ret = cm_fx6_setup_i2c();
  486. if (ret)
  487. printf("Warning: I2C setup failed: %d\n", ret);
  488. cm_fx6_setup_display();
  489. return 0;
  490. }
  491. int checkboard(void)
  492. {
  493. puts("Board: CM-FX6\n");
  494. return 0;
  495. }
  496. void dram_init_banksize(void)
  497. {
  498. gd->bd->bi_dram[0].start = PHYS_SDRAM_1;
  499. gd->bd->bi_dram[1].start = PHYS_SDRAM_2;
  500. switch (gd->ram_size) {
  501. case 0x10000000: /* DDR_16BIT_256MB */
  502. gd->bd->bi_dram[0].size = 0x10000000;
  503. gd->bd->bi_dram[1].size = 0;
  504. break;
  505. case 0x20000000: /* DDR_32BIT_512MB */
  506. gd->bd->bi_dram[0].size = 0x20000000;
  507. gd->bd->bi_dram[1].size = 0;
  508. break;
  509. case 0x40000000:
  510. if (is_cpu_type(MXC_CPU_MX6SOLO)) { /* DDR_32BIT_1GB */
  511. gd->bd->bi_dram[0].size = 0x20000000;
  512. gd->bd->bi_dram[1].size = 0x20000000;
  513. } else { /* DDR_64BIT_1GB */
  514. gd->bd->bi_dram[0].size = 0x40000000;
  515. gd->bd->bi_dram[1].size = 0;
  516. }
  517. break;
  518. case 0x80000000: /* DDR_64BIT_2GB */
  519. gd->bd->bi_dram[0].size = 0x40000000;
  520. gd->bd->bi_dram[1].size = 0x40000000;
  521. break;
  522. case 0xEFF00000: /* DDR_64BIT_4GB */
  523. gd->bd->bi_dram[0].size = 0x70000000;
  524. gd->bd->bi_dram[1].size = 0x7FF00000;
  525. break;
  526. }
  527. }
  528. int dram_init(void)
  529. {
  530. gd->ram_size = imx_ddr_size();
  531. switch (gd->ram_size) {
  532. case 0x10000000:
  533. case 0x20000000:
  534. case 0x40000000:
  535. case 0x80000000:
  536. break;
  537. case 0xF0000000:
  538. gd->ram_size -= 0x100000;
  539. break;
  540. default:
  541. printf("ERROR: Unsupported DRAM size 0x%lx\n", gd->ram_size);
  542. return -1;
  543. }
  544. return 0;
  545. }
  546. u32 get_board_rev(void)
  547. {
  548. return cl_eeprom_get_board_rev();
  549. }
  550. static struct mxc_serial_platdata cm_fx6_mxc_serial_plat = {
  551. .reg = (struct mxc_uart *)UART4_BASE,
  552. };
  553. U_BOOT_DEVICE(cm_fx6_serial) = {
  554. .name = "serial_mxc",
  555. .platdata = &cm_fx6_mxc_serial_plat,
  556. };