start.S 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577
  1. /*
  2. * Copyright (C) 1998 Dan Malek <dmalek@jlc.net>
  3. * Copyright (C) 1999 Magnus Damm <kieraypc01.p.y.kie.era.ericsson.se>
  4. * Copyright (C) 2000, 2001, 2002 Wolfgang Denk <wd@denx.de>
  5. * Copyright (C) 2003 Martin Winistoerfer, martinwinistoerfer@gmx.ch.
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. /*
  26. * File: start.S
  27. *
  28. * Discription: startup code
  29. *
  30. */
  31. #include <asm-offsets.h>
  32. #include <config.h>
  33. #include <mpc5xx.h>
  34. #include <timestamp.h>
  35. #include <version.h>
  36. #define CONFIG_5xx 1 /* needed for Linux kernel header files */
  37. #define _LINUX_CONFIG_H 1 /* avoid reading Linux autoconf.h file */
  38. #include <ppc_asm.tmpl>
  39. #include <ppc_defs.h>
  40. #include <linux/config.h>
  41. #include <asm/processor.h>
  42. #include <asm/u-boot.h>
  43. #ifndef CONFIG_IDENT_STRING
  44. #define CONFIG_IDENT_STRING ""
  45. #endif
  46. /* We don't have a MMU.
  47. */
  48. #undef MSR_KERNEL
  49. #define MSR_KERNEL ( MSR_ME | MSR_RI ) /* Machine Check and Recoverable Interr. */
  50. /*
  51. * Set up GOT: Global Offset Table
  52. *
  53. * Use r12 to access the GOT
  54. */
  55. START_GOT
  56. GOT_ENTRY(_GOT2_TABLE_)
  57. GOT_ENTRY(_FIXUP_TABLE_)
  58. GOT_ENTRY(_start)
  59. GOT_ENTRY(_start_of_vectors)
  60. GOT_ENTRY(_end_of_vectors)
  61. GOT_ENTRY(transfer_to_handler)
  62. GOT_ENTRY(__init_end)
  63. GOT_ENTRY(__bss_end__)
  64. GOT_ENTRY(__bss_start)
  65. END_GOT
  66. /*
  67. * r3 - 1st arg to board_init(): IMMP pointer
  68. * r4 - 2nd arg to board_init(): boot flag
  69. */
  70. .text
  71. .long 0x27051956 /* U-Boot Magic Number */
  72. .globl version_string
  73. version_string:
  74. .ascii U_BOOT_VERSION
  75. .ascii " (", U_BOOT_DATE, " - ", U_BOOT_TIME, ")"
  76. .ascii CONFIG_IDENT_STRING, "\0"
  77. . = EXC_OFF_SYS_RESET
  78. .globl _start
  79. _start:
  80. mfspr r3, 638
  81. li r4, CONFIG_SYS_ISB /* Set ISB bit */
  82. or r3, r3, r4
  83. mtspr 638, r3
  84. /* Initialize machine status; enable machine check interrupt */
  85. /*----------------------------------------------------------------------*/
  86. li r3, MSR_KERNEL /* Set ME, RI flags */
  87. mtmsr r3
  88. mtspr SRR1, r3 /* Make SRR1 match MSR */
  89. /* Initialize debug port registers */
  90. /*----------------------------------------------------------------------*/
  91. xor r0, r0, r0 /* Clear R0 */
  92. mtspr LCTRL1, r0 /* Initialize debug port regs */
  93. mtspr LCTRL2, r0
  94. mtspr COUNTA, r0
  95. mtspr COUNTB, r0
  96. #if defined(CONFIG_PATI)
  97. /* the external flash access on PATI fails if programming the PLL to 40MHz.
  98. * Copy the PLL programming code to the internal RAM and execute it
  99. *----------------------------------------------------------------------*/
  100. lis r3, CONFIG_SYS_MONITOR_BASE@h
  101. ori r3, r3, CONFIG_SYS_MONITOR_BASE@l
  102. addi r3, r3, pll_prog_code_start - _start + EXC_OFF_SYS_RESET
  103. lis r4, CONFIG_SYS_INIT_RAM_ADDR@h
  104. ori r4, r4, CONFIG_SYS_INIT_RAM_ADDR@l
  105. mtlr r4
  106. addis r5,0,0x0
  107. ori r5,r5,((pll_prog_code_end - pll_prog_code_start) >>2)
  108. mtctr r5
  109. addi r3, r3, -4
  110. addi r4, r4, -4
  111. 0:
  112. lwzu r0,4(r3)
  113. stwu r0,4(r4)
  114. bdnz 0b /* copy loop */
  115. blrl
  116. #endif
  117. /*
  118. * Calculate absolute address in FLASH and jump there
  119. *----------------------------------------------------------------------*/
  120. lis r3, CONFIG_SYS_MONITOR_BASE@h
  121. ori r3, r3, CONFIG_SYS_MONITOR_BASE@l
  122. addi r3, r3, in_flash - _start + EXC_OFF_SYS_RESET
  123. mtlr r3
  124. blr
  125. in_flash:
  126. /* Initialize some SPRs that are hard to access from C */
  127. /*----------------------------------------------------------------------*/
  128. lis r3, CONFIG_SYS_IMMR@h /* Pass IMMR as arg1 to C routine */
  129. lis r2, CONFIG_SYS_INIT_SP_ADDR@h
  130. ori r1, r2, CONFIG_SYS_INIT_SP_ADDR@l /* Set up the stack in internal SRAM */
  131. /* Note: R0 is still 0 here */
  132. stwu r0, -4(r1) /* Clear final stack frame so that */
  133. stwu r0, -4(r1) /* stack backtraces terminate cleanly */
  134. /*
  135. * Disable serialized ifetch and show cycles
  136. * (i.e. set processor to normal mode) for maximum
  137. * performance.
  138. */
  139. li r2, 0x0007
  140. mtspr ICTRL, r2
  141. /* Set up debug mode entry */
  142. lis r2, CONFIG_SYS_DER@h
  143. ori r2, r2, CONFIG_SYS_DER@l
  144. mtspr DER, r2
  145. /* Let the C-code set up the rest */
  146. /* */
  147. /* Be careful to keep code relocatable ! */
  148. /*----------------------------------------------------------------------*/
  149. GET_GOT /* initialize GOT access */
  150. #if defined(__pic__) && __pic__ == 1
  151. /* Needed for upcoming -msingle-pic-base */
  152. bl _GLOBAL_OFFSET_TABLE_@local-4
  153. mflr r30
  154. #endif
  155. /* r3: IMMR */
  156. bl cpu_init_f /* run low-level CPU init code (from Flash) */
  157. bl board_init_f /* run 1st part of board init code (from Flash) */
  158. /* NOTREACHED - board_init_f() does not return */
  159. .globl _start_of_vectors
  160. _start_of_vectors:
  161. /* Machine check */
  162. STD_EXCEPTION(0x200, MachineCheck, MachineCheckException)
  163. /* Data Storage exception. "Never" generated on the 860. */
  164. STD_EXCEPTION(0x300, DataStorage, UnknownException)
  165. /* Instruction Storage exception. "Never" generated on the 860. */
  166. STD_EXCEPTION(0x400, InstStorage, UnknownException)
  167. /* External Interrupt exception. */
  168. STD_EXCEPTION(0x500, ExtInterrupt, external_interrupt)
  169. /* Alignment exception. */
  170. . = 0x600
  171. Alignment:
  172. EXCEPTION_PROLOG(SRR0, SRR1)
  173. mfspr r4,DAR
  174. stw r4,_DAR(r21)
  175. mfspr r5,DSISR
  176. stw r5,_DSISR(r21)
  177. addi r3,r1,STACK_FRAME_OVERHEAD
  178. EXC_XFER_TEMPLATE(Alignment, AlignmentException, MSR_KERNEL, COPY_EE)
  179. /* Program check exception */
  180. . = 0x700
  181. ProgramCheck:
  182. EXCEPTION_PROLOG(SRR0, SRR1)
  183. addi r3,r1,STACK_FRAME_OVERHEAD
  184. EXC_XFER_TEMPLATE(ProgramCheck, ProgramCheckException,
  185. MSR_KERNEL, COPY_EE)
  186. /* FPU on MPC5xx available. We will use it later.
  187. */
  188. STD_EXCEPTION(0x800, FPUnavailable, UnknownException)
  189. /* I guess we could implement decrementer, and may have
  190. * to someday for timekeeping.
  191. */
  192. STD_EXCEPTION(0x900, Decrementer, timer_interrupt)
  193. STD_EXCEPTION(0xa00, Trap_0a, UnknownException)
  194. STD_EXCEPTION(0xb00, Trap_0b, UnknownException)
  195. STD_EXCEPTION(0xc00, SystemCall, UnknownException)
  196. STD_EXCEPTION(0xd00, SingleStep, UnknownException)
  197. STD_EXCEPTION(0xe00, Trap_0e, UnknownException)
  198. STD_EXCEPTION(0xf00, Trap_0f, UnknownException)
  199. /* On the MPC8xx, this is a software emulation interrupt. It occurs
  200. * for all unimplemented and illegal instructions.
  201. */
  202. STD_EXCEPTION(0x1000, SoftEmu, SoftEmuException)
  203. STD_EXCEPTION(0x1100, InstructionTLBMiss, UnknownException)
  204. STD_EXCEPTION(0x1200, DataTLBMiss, UnknownException)
  205. STD_EXCEPTION(0x1300, InstructionTLBError, UnknownException)
  206. STD_EXCEPTION(0x1400, DataTLBError, UnknownException)
  207. STD_EXCEPTION(0x1500, Reserved5, UnknownException)
  208. STD_EXCEPTION(0x1600, Reserved6, UnknownException)
  209. STD_EXCEPTION(0x1700, Reserved7, UnknownException)
  210. STD_EXCEPTION(0x1800, Reserved8, UnknownException)
  211. STD_EXCEPTION(0x1900, Reserved9, UnknownException)
  212. STD_EXCEPTION(0x1a00, ReservedA, UnknownException)
  213. STD_EXCEPTION(0x1b00, ReservedB, UnknownException)
  214. STD_EXCEPTION(0x1c00, DataBreakpoint, UnknownException)
  215. STD_EXCEPTION(0x1d00, InstructionBreakpoint, DebugException)
  216. STD_EXCEPTION(0x1e00, PeripheralBreakpoint, UnknownException)
  217. STD_EXCEPTION(0x1f00, DevPortBreakpoint, UnknownException)
  218. .globl _end_of_vectors
  219. _end_of_vectors:
  220. . = 0x2000
  221. /*
  222. * This code finishes saving the registers to the exception frame
  223. * and jumps to the appropriate handler for the exception.
  224. * Register r21 is pointer into trap frame, r1 has new stack pointer.
  225. */
  226. .globl transfer_to_handler
  227. transfer_to_handler:
  228. stw r22,_NIP(r21)
  229. lis r22,MSR_POW@h
  230. andc r23,r23,r22
  231. stw r23,_MSR(r21)
  232. SAVE_GPR(7, r21)
  233. SAVE_4GPRS(8, r21)
  234. SAVE_8GPRS(12, r21)
  235. SAVE_8GPRS(24, r21)
  236. mflr r23
  237. andi. r24,r23,0x3f00 /* get vector offset */
  238. stw r24,TRAP(r21)
  239. li r22,0
  240. stw r22,RESULT(r21)
  241. mtspr SPRG2,r22 /* r1 is now kernel sp */
  242. lwz r24,0(r23) /* virtual address of handler */
  243. lwz r23,4(r23) /* where to go when done */
  244. mtspr SRR0,r24
  245. mtspr SRR1,r20
  246. mtlr r23
  247. SYNC
  248. rfi /* jump to handler, enable MMU */
  249. int_return:
  250. mfmsr r28 /* Disable interrupts */
  251. li r4,0
  252. ori r4,r4,MSR_EE
  253. andc r28,r28,r4
  254. SYNC /* Some chip revs need this... */
  255. mtmsr r28
  256. SYNC
  257. lwz r2,_CTR(r1)
  258. lwz r0,_LINK(r1)
  259. mtctr r2
  260. mtlr r0
  261. lwz r2,_XER(r1)
  262. lwz r0,_CCR(r1)
  263. mtspr XER,r2
  264. mtcrf 0xFF,r0
  265. REST_10GPRS(3, r1)
  266. REST_10GPRS(13, r1)
  267. REST_8GPRS(23, r1)
  268. REST_GPR(31, r1)
  269. lwz r2,_NIP(r1) /* Restore environment */
  270. lwz r0,_MSR(r1)
  271. mtspr SRR0,r2
  272. mtspr SRR1,r0
  273. lwz r0,GPR0(r1)
  274. lwz r2,GPR2(r1)
  275. lwz r1,GPR1(r1)
  276. SYNC
  277. rfi
  278. /*
  279. * unsigned int get_immr (unsigned int mask)
  280. *
  281. * return (mask ? (IMMR & mask) : IMMR);
  282. */
  283. .globl get_immr
  284. get_immr:
  285. mr r4,r3 /* save mask */
  286. mfspr r3, IMMR /* IMMR */
  287. cmpwi 0,r4,0 /* mask != 0 ? */
  288. beq 4f
  289. and r3,r3,r4 /* IMMR & mask */
  290. 4:
  291. blr
  292. .globl get_pvr
  293. get_pvr:
  294. mfspr r3, PVR
  295. blr
  296. /*------------------------------------------------------------------------------*/
  297. /*
  298. * void relocate_code (addr_sp, gd, addr_moni)
  299. *
  300. * This "function" does not return, instead it continues in RAM
  301. * after relocating the monitor code.
  302. *
  303. * r3 = dest
  304. * r4 = src
  305. * r5 = length in bytes
  306. * r6 = cachelinesize
  307. */
  308. .globl relocate_code
  309. relocate_code:
  310. mr r1, r3 /* Set new stack pointer in SRAM */
  311. mr r9, r4 /* Save copy of global data pointer in SRAM */
  312. mr r10, r5 /* Save copy of monitor destination Address in SRAM */
  313. GET_GOT
  314. #if defined(__pic__) && __pic__ == 1
  315. /* Needed for upcoming -msingle-pic-base */
  316. bl _GLOBAL_OFFSET_TABLE_@local-4
  317. mflr r30
  318. #endif
  319. mr r3, r5 /* Destination Address */
  320. lis r4, CONFIG_SYS_MONITOR_BASE@h /* Source Address */
  321. ori r4, r4, CONFIG_SYS_MONITOR_BASE@l
  322. lwz r5, GOT(__init_end)
  323. sub r5, r5, r4
  324. /*
  325. * Fix GOT pointer:
  326. *
  327. * New GOT-PTR = (old GOT-PTR - CONFIG_SYS_MONITOR_BASE) + Destination Address
  328. *
  329. * Offset:
  330. */
  331. sub r15, r10, r4
  332. /* First our own GOT */
  333. add r12, r12, r15
  334. /* the the one used by the C code */
  335. add r30, r30, r15
  336. /*
  337. * Now relocate code
  338. */
  339. cmplw cr1,r3,r4
  340. addi r0,r5,3
  341. srwi. r0,r0,2
  342. beq cr1,4f /* In place copy is not necessary */
  343. beq 4f /* Protect against 0 count */
  344. mtctr r0
  345. bge cr1,2f
  346. la r8,-4(r4)
  347. la r7,-4(r3)
  348. 1: lwzu r0,4(r8)
  349. stwu r0,4(r7)
  350. bdnz 1b
  351. b 4f
  352. 2: slwi r0,r0,2
  353. add r8,r4,r0
  354. add r7,r3,r0
  355. 3: lwzu r0,-4(r8)
  356. stwu r0,-4(r7)
  357. bdnz 3b
  358. 4: sync
  359. isync
  360. /*
  361. * We are done. Do not return, instead branch to second part of board
  362. * initialization, now running from RAM.
  363. */
  364. addi r0, r10, in_ram - _start + EXC_OFF_SYS_RESET
  365. mtlr r0
  366. blr
  367. in_ram:
  368. /*
  369. * Relocation Function, r12 point to got2+0x8000
  370. *
  371. * Adjust got2 pointers, no need to check for 0, this code
  372. * already puts a few entries in the table.
  373. */
  374. li r0,__got2_entries@sectoff@l
  375. la r3,GOT(_GOT2_TABLE_)
  376. lwz r11,GOT(_GOT2_TABLE_)
  377. mtctr r0
  378. sub r11,r3,r11
  379. addi r3,r3,-4
  380. 1: lwzu r0,4(r3)
  381. cmpwi r0,0
  382. beq- 2f
  383. add r0,r0,r11
  384. stw r0,0(r3)
  385. 2: bdnz 1b
  386. /*
  387. * Now adjust the fixups and the pointers to the fixups
  388. * in case we need to move ourselves again.
  389. */
  390. li r0,__fixup_entries@sectoff@l
  391. lwz r3,GOT(_FIXUP_TABLE_)
  392. cmpwi r0,0
  393. mtctr r0
  394. addi r3,r3,-4
  395. beq 4f
  396. 3: lwzu r4,4(r3)
  397. lwzux r0,r4,r11
  398. cmpwi r0,0
  399. add r0,r0,r11
  400. stw r4,0(r3)
  401. beq- 5f
  402. stw r0,0(r4)
  403. 5: bdnz 3b
  404. 4:
  405. clear_bss:
  406. /*
  407. * Now clear BSS segment
  408. */
  409. lwz r3,GOT(__bss_start)
  410. lwz r4,GOT(__bss_end__)
  411. cmplw 0, r3, r4
  412. beq 6f
  413. li r0, 0
  414. 5:
  415. stw r0, 0(r3)
  416. addi r3, r3, 4
  417. cmplw 0, r3, r4
  418. bne 5b
  419. 6:
  420. mr r3, r9 /* Global Data pointer */
  421. mr r4, r10 /* Destination Address */
  422. bl board_init_r
  423. /*
  424. * Copy exception vector code to low memory
  425. *
  426. * r3: dest_addr
  427. * r7: source address, r8: end address, r9: target address
  428. */
  429. .globl trap_init
  430. trap_init:
  431. mflr r4 /* save link register */
  432. GET_GOT
  433. lwz r7, GOT(_start)
  434. lwz r8, GOT(_end_of_vectors)
  435. li r9, 0x100 /* reset vector always at 0x100 */
  436. cmplw 0, r7, r8
  437. bgelr /* return if r7>=r8 - just in case */
  438. 1:
  439. lwz r0, 0(r7)
  440. stw r0, 0(r9)
  441. addi r7, r7, 4
  442. addi r9, r9, 4
  443. cmplw 0, r7, r8
  444. bne 1b
  445. /*
  446. * relocate `hdlr' and `int_return' entries
  447. */
  448. li r7, .L_MachineCheck - _start + EXC_OFF_SYS_RESET
  449. li r8, Alignment - _start + EXC_OFF_SYS_RESET
  450. 2:
  451. bl trap_reloc
  452. addi r7, r7, 0x100 /* next exception vector */
  453. cmplw 0, r7, r8
  454. blt 2b
  455. li r7, .L_Alignment - _start + EXC_OFF_SYS_RESET
  456. bl trap_reloc
  457. li r7, .L_ProgramCheck - _start + EXC_OFF_SYS_RESET
  458. bl trap_reloc
  459. li r7, .L_FPUnavailable - _start + EXC_OFF_SYS_RESET
  460. li r8, SystemCall - _start + EXC_OFF_SYS_RESET
  461. 3:
  462. bl trap_reloc
  463. addi r7, r7, 0x100 /* next exception vector */
  464. cmplw 0, r7, r8
  465. blt 3b
  466. li r7, .L_SingleStep - _start + EXC_OFF_SYS_RESET
  467. li r8, _end_of_vectors - _start + EXC_OFF_SYS_RESET
  468. 4:
  469. bl trap_reloc
  470. addi r7, r7, 0x100 /* next exception vector */
  471. cmplw 0, r7, r8
  472. blt 4b
  473. mtlr r4 /* restore link register */
  474. blr
  475. #if defined(CONFIG_PATI)
  476. /* Program the PLL */
  477. pll_prog_code_start:
  478. lis r4, (CONFIG_SYS_IMMR + 0x002fc384)@h
  479. ori r4, r4, (CONFIG_SYS_IMMR + 0x002fc384)@l
  480. lis r3, (0x55ccaa33)@h
  481. ori r3, r3, (0x55ccaa33)@l
  482. stw r3, 0(r4)
  483. lis r4, (CONFIG_SYS_IMMR + 0x002fc284)@h
  484. ori r4, r4, (CONFIG_SYS_IMMR + 0x002fc284)@l
  485. lis r3, CONFIG_SYS_PLPRCR@h
  486. ori r3, r3, CONFIG_SYS_PLPRCR@l
  487. stw r3, 0(r4)
  488. addis r3,0,0x0
  489. ori r3,r3,0xA000
  490. mtctr r3
  491. ..spinlp:
  492. bdnz ..spinlp /* spin loop */
  493. blr
  494. pll_prog_code_end:
  495. nop
  496. blr
  497. #endif